# 17 Digital-to-analog converter (DAC)

This section does not apply to STM32L41xxx and STM32L42xxx devices.

# 17.1 Introduction

The DAC module is a 12-bit, voltage output digital-to-analog converter. The DAC can be configured in 8- or 12-bit mode and may be used in conjunction with the DMA controller. In 12-bit mode, the data could be left- or right-aligned. The DAC features up to two output channels, each with its own converter. In dual DAC channel mode, conversions could be done independently or simultaneously when both channels are grouped together for synchronous update operations. An input reference pin,  $V_{REF+}$  (shared with others analog peripherals) is available for better resolution. An internal reference can also be set on the same input. Refer to *voltage reference buffer (VREFBUF)* section.

The DAC\_OUTx pin can be used as general purpose input/output (GPIO) when the DAC output is disconnected from output pad and connected to on chip peripheral. The DAC output buffer can be optionally enabled to allow a high drive output current. An individual calibration can be applied on each DAC output channel. The DAC output channels support a low power mode, the Sample and Hold mode.

# 17.2 DAC main features

The DAC main features are the following (see *Figure 109: Dual-channel DAC block diagram*)

- One DAC interface, maximum two output channels
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave and Triangular-wave generation
- Dual DAC channel for independent or simultaneous conversions
- DMA capability for each channel including DMA underrun error detection
- External triggers for conversion
- DAC output channel buffered/unbuffered modes
- Buffer offset calibration
- Each DAC output can be disconnected from the DAC\_OUTx output pin
- DAC output connection to on chip peripherals
- Sample and Hold mode for low power operation in Stop mode
- Input voltage reference, V<sub>REF+</sub>

*Figure 109* shows the block diagram of a DAC channel and *Table 74* gives the pin description.



# 17.3 DAC implementation

| Table | 73. | DAC  | imp | leme | entation |
|-------|-----|------|-----|------|----------|
| Iabio |     | 5/10 |     |      |          |

| References                                                         | DAC1                                                |
|--------------------------------------------------------------------|-----------------------------------------------------|
| STM32L431xx, STM32L432xx, STM32L433xx,<br>STM32L442xx, STM32L443xx | Dual channel,<br>DAC1_OUT1 on PA4, DAC1_OUT2 on PA5 |
| STM32L451xx, STM32L452xx, STM32L462xx                              | Single channel,<br>DAC1_OUT1 on PA4                 |



# 17.4 DAC functional description

# 17.4.1 DAC block diagram



#### Figure 109. Dual-channel DAC block diagram

1. MODEx bits in the DAC\_MCR control the output mode and allow switching between the Normal mode in buffer/unbuffered configuration and the Sample and Hold mode.

2. Refer to Section 17.3: DAC implementation for channel 2 availability.



The DAC includes:

- Up to two output channels
- The DAC\_OUTx can be disconnected from the output pin and used as an ordinary GPIO
- The DAC\_OUTx can use an internal pin connection to on-chip peripherals such as comparator, operational amplifier and ADC (if available).
- DAC output channel buffered or non buffered
- Sample and Hold block and registers operational in Stop mode, using LSI clock source for static conversion

The DAC includes up to two separate output channels. Each output channel can be connected to on-chip peripherals such as comparator, operational amplifier and ADC (if available). In this case, the DAC output channel can be disconnected from the DAC\_OUTx output pin and the corresponding GPIO can be used for another purpose.

The DAC output can be buffered or not. The Sample and Hold block and its associated registers can run in Stop mode using the LSI clock source.

| Pin name          | Signal type                         | Remarks                                                                                            |  |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------|--|
| V <sub>REF+</sub> | Input, analog reference<br>positive | The higher/positive reference voltage for the DAC, $V_{REF+} \leq V_{DDAmax}$ (refer to datasheet) |  |
| VDDA              | Input, analog supply                | Analog power supply                                                                                |  |
| VSSA              | Input, analog supply ground         | Ground for analog power supply                                                                     |  |
| DAC_OUTx          | Analog output signal                | DAC channelx analog output                                                                         |  |

#### Table 74. DAC input/output pins

## 17.4.2 DAC channel enable

Each DAC channel can be powered on by setting its corresponding ENx bit in the DAC\_CR register. The DAC channel is then enabled after a  $t_{WAKEUP}$  startup time.

*Note:* The ENx bit enables the analog DAC Channelx only. The DAC Channelx digital interface is enabled even if the ENx bit is reset.

## 17.4.3 DAC data format

Depending on the selected configuration mode, the data have to be written into the specified register as described below:

• Single DAC channel

There are three possibilities:

- 8-bit right alignment: the software has to load data into the DAC\_DHR8Rx[7:0] bits (stored into the DHRx[11:4] bits)
- 12-bit left alignment: the software has to load data into the DAC\_DHR12Lx [15:4] bits (stored into the DHRx[11:0] bits)
- 12-bit right alignment: the software has to load data into the DAC\_DHR12Rx [11:0] bits (stored into the DHRx[11:0] bits)

Depending on the loaded DAC\_DHRyyyx register, the data written by the user is shifted and stored into the corresponding DHRx (data holding registerx, which are internal non-memory-



mapped registers). The DHRx register is then loaded into the DORx register either automatically, by software trigger or by an external event trigger.

| 31 | 24 | 15 | 7 | 0 |                      |
|----|----|----|---|---|----------------------|
|    |    |    |   |   | 8-bit right aligned  |
|    |    |    |   |   | 12-bit left aligned  |
|    |    |    |   |   | 12-bit right aligned |
|    |    |    |   |   | ai14710b             |

Figure 110. Data registers in single DAC channel mode

• Dual DAC channels (when available)

There are three possibilities:

- 8-bit right alignment: data for DAC channel1 to be loaded into the DAC\_DHR8RD
   [7:0] bits (stored into the DHR1[11:4] bits) and data for DAC channel2 to be loaded into the DAC\_DHR8RD
   [15:8] bits (stored into the DHR2[11:4] bits)
- 12-bit left alignment: data for DAC channel1 to be loaded into the DAC\_DHR12LD
   [15:4] bits (stored into the DHR1[11:0] bits) and data for DAC channel2 to be loaded into the DAC\_DHR12LD
   [31:20] bits (stored into the DHR2[11:0] bits)
- 12-bit right alignment: data for DAC channel1 to be loaded into the DAC\_DHR12RD [11:0] bits (stored into the DHR1[11:0] bits) and data for DAC channel2 to be loaded into the DAC\_DHR12RD [27:16] bits (stored into the DHR2[11:0] bits)

Depending on the loaded DAC\_DHRyyyD register, the data written by the user is shifted and stored into DHR1 and DHR2 (data holding registers, which are internal non-memorymapped registers). The DHR1 and DHR2 registers are then loaded into the DAC\_DOR1 and DOR2 registers, respectively, either automatically, by software trigger or by an external event trigger.



Figure 111. Data registers in dual DAC channel mode



#### 17.4.4 **DAC** conversion

The DAC DORx cannot be written directly and any data transfer to the DAC channelx must be performed by loading the DAC DHRx register (write operation to DAC DHR8Rx, DAC DHR12Lx, DAC DHR12Rx, DAC DHR8RD, DAC DHR12RD or DAC DHR12LD).

Data stored in the DAC\_DHRx register are automatically transferred to the DAC\_DORx register after one APB1 clock cycle, if no hardware trigger is selected (TENx bit in DAC CR register is reset). However, when a hardware trigger is selected (TENx bit in DAC CR register is set) and a trigger occurs, the transfer is performed three APB1 clock cycles after the trigger signal.

When DAC\_DORx is loaded with the DAC\_DHRx contents, the analog output voltage becomes available after a time t<sub>SETTLING</sub> that depends on the power supply voltage and the analog output load.



Figure 112. Timing diagram for conversion with trigger disabled TEN = 0

#### 17.4.5 DAC output voltage

Digital inputs are converted to output voltages on a linear conversion between 0 and V<sub>RFF+</sub>.

The analog output voltages on each DAC channel pin are determined by the following equation:

DACoutput =  $V_{REF} \times \frac{DOR}{4096}$ 

#### 17.4.6 DAC trigger selection

If the TENx control bit is set, conversion can then be triggered by an external event (timer counter, external interrupt line). The TSELx[2:0] control bits determine which out of 8 possible events will trigger conversion as shown in bits TSEL1[2:0] and TSEL2[2:0] in Table 75: DAC trigger selection.

Each time a DAC interface detects a rising edge on the selected trigger source (refer to the table below), the last data stored into the DAC\_DHRx register are transferred into the DAC DORx register. The DAC DORx register is updated three APB1 cycles after the trigger occurs.



If the software trigger is selected, the conversion starts once the SWTRIG bit is set. SWTRIG is reset by hardware once the DAC\_DORx register has been loaded with the DAC\_DHRx register contents.

Note:

TSELx[2:0] bit cannot be changed when the ENx bit is set. When software trigger is selected, the transfer from the DAC\_DHRx register to the

DAC DORx register takes only one APB1 clock cycle.

| Source                   | Туре                                | TSELx[2:0] |
|--------------------------|-------------------------------------|------------|
| TIM6_TRGO                | Internal signal from on-chip timers | 000        |
| TIM8_TRGO                | Internal signal from on-chip timers | 001        |
| TIM7_TRGO <sup>(1)</sup> | Internal signal from on-chip timers | 010        |
| TIM5_TRGO                | Internal signal from on-chip timers | 011        |
| TIM2_TRGO                | Internal signal from on-chip timers | 100        |
| TIM4_TRGO                | Internal signal from on-chip timers | 101        |
| EXTI9                    | External pin                        | 110        |
| SWTRIG                   | Software control bit                | 111        |

#### Table 75. DAC trigger selection

1. Reserved on STM32L45xxx and STM32L46xxx devices.

## 17.4.7 DMA requests

Each DAC channel has a DMA capability. Two DMA channels are used to service DAC channel DMA requests.

When an external trigger (but not a software trigger) occurs while the DMAENx bit is set, the value of the DAC\_DHRx register is transferred into the DAC\_DORx register when the transfer is complete, and a DMA request is generated.

In dual mode, if both DMAENx bits are set, two DMA requests are generated. If only one DMA request is needed, only the corresponding DMAENx bit should be set. In this way, the application can manage both DAC channels in dual mode by using one DMA request and a unique DMA channel.

As DAC\_DHRx to DAC\_DORx data transfer occurred before the DMA request, the very first data has to be written to the DAC\_DHRx before the first trigger event occurs.

#### **DMA** underrun

The DAC DMA request is not queued so that if a second external trigger arrives before the acknowledgment for the first external trigger is received (first request), then no new request is issued and the DMA channelx underrun flag DMAUDRx in the DAC\_SR register is set, reporting the error condition. The DAC channelx continues to convert old data.

The software should clear the DMAUDRx flag by writing 1, clear the DMAEN bit of the used DMA stream and re-initialize both DMA and DAC channelx to restart the transfer correctly. The software should modify the DAC trigger conversion frequency or lighten the DMA workload to avoid a new DMA underrun. Finally, the DAC conversion could be resumed by enabling both DMA data transfer and conversion trigger.



For each DAC channelx, an interrupt is also generated if its corresponding DMAUDRIEx bit in the DAC\_CR register is enabled.

## 17.4.8 Noise generation

In order to generate a variable-amplitude pseudonoise, an LFSR (linear feedback shift register) is available. DAC noise generation is selected by setting WAVEx[1:0] to 01". The preloaded value in LFSR is 0xAAA. This register is updated three APB1 clock cycles after each trigger event, following a specific calculation algorithm.



Figure 113. DAC LFSR register calculation algorithm

The LFSR value, that may be masked partially or totally by means of the MAMPx[3:0] bits in the DAC\_CR register, is added up to the DAC\_DHRx contents without overflow and this value is then transferred into the DAC\_DORx register.

If LFSR is 0x0000, a '1 is injected into it (antilock-up mechanism).

It is possible to reset LFSR wave generation by resetting the WAVEx[1:0] bits.



Note:

The DAC trigger must be enabled for noise generation by setting the TENx bit in the DAC\_CR register.



## 17.4.9 Triangle-wave generation

It is possible to add a small-amplitude triangular waveform on a DC or slowly varying signal. DAC triangle-wave generation is selected by setting WAVEx[1:0] to 10". The amplitude is configured through the MAMPx[3:0] bits in the DAC\_CR register. An internal triangle counter is incremented three APB1 clock cycles after each trigger event. The value of this counter is then added to the DAC\_DHRx register without overflow and the sum is transferred into the DAC\_DORx register. The triangle counter is incremented as long as it is less than the maximum amplitude defined by the MAMPx[3:0] bits. Once the configured amplitude is reached, the counter is decremented down to 0, then incremented again and so on.

It is possible to reset triangle wave generation by resetting the WAVEx[1:0] bits.







Note:

The DAC trigger must be enabled for triangle wave generation by setting the TENx bit in the DAC\_CR register.

The MAMPx[3:0] bits must be configured before enabling the DAC, otherwise they cannot be changed.

# 17.4.10 DAC channel modes

Each DAC channel can be configured in Normal mode or Sample and Hold mode. The output buffer can be enabled to allow a high drive capability. Before enabling output buffer, the voltage offset needs to be calibrated. This calibration is performed at the factory (loaded after reset) and can be adjusted by software during application operation.



### Normal mode

In Normal mode, there are four combinations, by changing the buffer state and by changing the DAC\_OUTx pin interconnections.

To enable the output buffer, the MODEx[2:0] bits in DAC\_MCR register should be:

- 000: DAC is connected to the external pin
- 001: DAC is connected to external pin and to on-chip peripherals

To disable the output buffer, the MODEx[2:0] bits in DAC\_MCR register should be:

- 010: DAC is connected to the external pin
- 011: DAC is connected to on-chip peripherals

#### Sample and Hold mode

In sample and Hold mode, the DAC core converts data on a triggered conversion, then, holds the converted voltage on a capacitor. When not converting, the DAC cores and buffer are completely turned off between samples and the DAC output is tri-stated, therefore reducing the overall power consumption. A new stabilization period, which value depends on the buffer state, is required before each new conversion.

In this mode, the DAC core and all corresponding logic and registers are driven by the lowspeed clock (LSI) in addition to the APB1 clock, allowing to use the DAC channels in deep low power modes such as Stop mode.

The sample/hold mode operations can be divided into 3 phases:

- Sample phase: the sample/hold element is charged to the desired voltage. The charging time depends on capacitor value (internal or external, selected by the user). The sampling time is configured with the TSAMPLEx[9:0] bits in DAC\_SHSRx register. During the write of the TSAMPLEx[9:0] bits; the BWSTx bit in DAC\_SR register is set to 1 to synchronize between both clocks domains (APB and low speed clock) and allowing the software to change the value of sample phase during the DAC channel operation
- 2. Hold phase: the DAC output channel is tri-stated, the DAC core and the buffer are turned off, to reduce the current consumption. The hold time is configured with the THOLDx[9:0] bits in DAC\_SHHR register
- 3. Refresh phase: the refresh time is configured with the TREFRESHx[7:0] bits in DAC\_SHRR register

The timings for the three phases above are in units of LSI clocks. As an example, to configure a sample time of 350  $\mu$ s, a hold time of 2 ms and a refresh time of 100  $\mu$ s assuming LSI ~32 KHz is selected:

12 cycles are required for sample phase: TSAMPLEx[9:0] = 11,

62 cycles are required for hold phase: THOLDx[9:0] = 62,

and 4 cycles are required for refresh period: TREFRESHx[7:0] = 4.

In this example, the power consumption is reduced by almost a factor of 15 versus Normal modes.

The formulas to compute the right sample and refresh timings are described in the table below, the Hold time depends on the leakage current.



| Buffer<br>State | t <sub>SAMP</sub> <sup>(1)(2)</sup>             | t <sub>REFRESH</sub> <sup>(2)(3)</sup>                               |
|-----------------|-------------------------------------------------|----------------------------------------------------------------------|
| Enable          | 7 μs + (10*R <sub>BON</sub> *C <sub>SH</sub> )  | 7 μs + (R <sub>BON</sub> *C <sub>SH</sub> )*In(2*N <sub>LSB</sub> )  |
| Disable         | 3 μs + (10*R <sub>BOFF</sub> *C <sub>SH</sub> ) | 3 μs + (R <sub>BOFF</sub> *C <sub>SH</sub> )*In(2*N <sub>LSB</sub> ) |

Table 76. Sample and refresh timings

1. In the above formula the settling to the desired code value with  $\frac{1}{2}$  LSB or accuracy requires 10 constant time for 12 bits resolution. For 8 bits resolution, the settling time is 7 constant time.

2.  $C_{SH}$  is the capacitor in Sample and Hold mode.

 The tolerated voltage drop during the hold phase "Vd" is represented by the number of LSBs after the capacitor discharging with the output leakage current. The settling back to the desired value with ½ LSB error accuracy requires ln(2\*Nlsb) constant time of the DAC.

### Example of the sample and refresh time calculation with output buffer on

The values used in the example below are provided as indication only. Please refer to the product datasheet for product data.

C<sub>SH</sub> = 100 nF

V<sub>DDA</sub> = 3.0 V

Sampling phase:

 $t_{SAMP}$  = 7 µs + (10 \* 2000 \* 100 \* 10<sup>-9</sup>) = 2.007 ms (where R<sub>BON</sub> = 2 kΩ)

Refresh phase:

 $t_{REFRESH} = 7 \ \mu s + (2000 \ * \ 100 \ * \ 10^{-9}) \ * \ ln(2^{*}10) = 606.1 \ \mu s$ (where N<sub>LSB</sub> = 10 (10 LSB drop during the hold phase)

Hold phase:

$$\begin{split} D_v &= i_{leak} * t_{hold} / C_{SH} = 0.0073 \text{ V} (10 \text{ LSB of } 12\text{bit at } 3 \text{ V}) \\ i_{leak} &= 150 \text{ nA} \text{ (worst case on the IO leakage on all the temperature range)} \\ t_{hold} &= 0.0073 * 100 * 10^{-9} / (150 * 10^{-9}) = 4.867 \text{ ms} \end{split}$$





Figure 117. DAC Sample and Hold mode phase diagram

Like in Normal mode, the Sample and Hold mode has different configurations.

To enable the output buffer, the MODEx[2:0] bits in DAC\_MCR register should be:

- 100: DAC is connected to the external pin
- 101: DAC is connected to external pin and to on chip peripherals

To disabled the output buffer, The MODEx[2:0] bits in DAC\_MCR register should be:

- 110: DAC is connected to external pin and to on chip peripherals
- 111: DAC is connected to on chip peripherals

When MODEx[2:0] bits in DAC\_MCR register is equal to 111. An internal capacitor,  $C_{Lint}$ , will hold the voltage output of the DAC Core and then drive it to on-chip peripherals.

All Sample and Hold phases are interruptible and any change in DAC\_DHRx will trigger immediately a new sample phase.

| MODEx[2:0] |   | Mode | Buffer      | Output connections |                                                                        |
|------------|---|------|-------------|--------------------|------------------------------------------------------------------------|
| 0          | 0 | 0    | Normal mode | Enabled            | Connected to external pin                                              |
| 0          | 0 | 1    |             | Enabled            | Connected to external pin and to on chip-peripherals (ex, comparators) |
| 0          | 1 | 0    |             | Disabled           | Connected to external pin                                              |
| 0          | 1 | 1    |             | Disableu           | Connected to on chip peripherals (ex, comparators)                     |

| Table 7 | 7. Channel | output | modes | summary  | v |
|---------|------------|--------|-------|----------|---|
| 100101  |            | output |       | ounnui j | , |



| MODEx[2:0] Mode |   | Mode | Buffer     | Output connections |                                                                        |  |
|-----------------|---|------|------------|--------------------|------------------------------------------------------------------------|--|
| 1               | 0 | 0    |            | Enabled            | Connected to external pin                                              |  |
| 1               | 0 | 1    | Sample and | Enabled            | Connected to external pin and to on chip peripherals (ex, comparators) |  |
| 1               | 1 | 0    | Hold mode  | Disabled           | Connected to external pin and to on chip peripherals (ex, comparators) |  |
| 1               | 1 | 1    |            | Disabled           | Connected to on chip peripherals (ex, comparators)                     |  |

 Table 77. Channel output modes summary (continued)

# 17.4.11 DAC channel buffer calibration

The transfer function for an N-bit digital-to-analog converter (DAC) is:

$$V_{out} = ((D \neq 2^{N-1}) \times G \times V_{ref}) + V_{OS}$$

Where  $V_{OUT}$  is the analog output, D is the digital input, G is the gain,  $V_{ref}$  is the nominal full-scale voltage, and  $V_{os}$  is the offset voltage. For an ideal DAC channel, G = 1 and  $V_{os}$  = 0.

Due to output buffer characteristics, the voltage offset may differ from part-to-part and introduce an absolute offset error on the analog output. To compensate the  $V_{os}$ , a calibration is required by a trimming technique.

The calibration is only valid when the DAC channelx is operating with buffer enabled (MODEx[2:0] = 000b or 001b or 100b or 101b). if applied in other modes when the buffer is off, it has no effect. During the calibration:

- The buffer output will be disconnected from the pin internal/external connections and put in tristate mode (HiZ),
- The buffer will act as a comparator, to sense the middle-code value 0x800 and compare it to VREF+/2 signal through an internal bridge, then toggle its output signal to 0 or 1 depending on the comparison result (CAL\_FLAGx bit)

Two calibration techniques are provided:

Factory trimming (always enabled)

The DAC buffer offset is factory trimmed. The default value of OTRIMx[4:0] bits in DAC\_CCR register is the factory trimming value and it is loaded once DAC digital interface is reset.

User trimming The user trimming can be done when the operating conditions differs from nominal factory trimming conditions and in particular when V<sub>DD</sub>/V<sub>DDA</sub> voltage, temperature, VREF+ values change and can be done at any point during application by software.

Note: Refer to the datasheet for more details of the Nominal factory trimming conditions

In addition, when  $V_{DD}/V_{DDA}$  is removed (example the device enters in STANDBY or VBAT modes) the calibration is required.

The steps to perform a user trimming calibration are as below:



- 1. If the DAC channel is active, Write 0 to ENx bit in DAC\_CR to disable the channel.
- 2. Select a mode where the buffer is enabled, by writing to DAC\_MCR register, MODEx[2:0] = 000b or 001b or 100b or 101b,
- 3. Start the DAC channelx calibration, by setting the CENx bit in DAC\_CR register to 1,
- 4. Apply a trimming algorithm:
  - a) Write a code into OTRIMx[4:0] bits, starting by 00000b.
  - b) Wait for t<sub>TRIM</sub> delay.
  - c) Check if CAL\_FLAGx bit in DAC\_SR is set to 1.
  - d) if CAL\_FLAGx is set to 1 the trimming code OTRIMx[4:0] is found and will be used during operation to compensate the output value, else increment OTRIMx[4:0] and repeat sub-steps from (a) to (d) again.

The software algorithm may use either a successive approximation or dichotomy techniques to compute and set the content of OTRIMx[4:0] bits in a faster way,

The commutation/toggle of CAL\_FLAGx bit indicates that the offset is correctly compensated and the corresponding trim code must be kept in the OTRIMx[4:0] bits in DAC\_CCR register.

*Note:* A t<sub>TRIM</sub> delay must be respected between the write to the OTRIMx[4:0] bits and the read of the CAL\_FLAGx bit in DAC\_SR register in order to get a correct value. This parameter is specified into datasheet electrical characteristics section.

If the  $V_{DD}/V_{DDA}$ , VREF+ and temperature conditions will not change during the device operation while it enters more often in standby and VBAT mode, the software may store the OTRIMx[4:0] bits found in the first user calibration in the flash or in back-up registers. then to load/write them directly when the device power is back again thus avoiding to wait for a new calibration time.

When CENx bit is set, it is not allowed to set ENx bit.

## 17.4.12 Dual DAC channel conversion (if available)

To efficiently use the bus bandwidth in applications that require the two DAC channels at the same time, three dual registers are implemented: DHR8RD, DHR12RD and DHR12LD. A unique register access is then required to drive both DAC channels at the same time. For the wave generation, no accesses to DHRxxxD registers are required. As a result, two output channels can be used either independently or simultaneously.

11 possible conversion modes are possible using the two DAC channels and these dual registers. All the conversion modes can nevertheless be obtained using separate DHRx registers if needed.

All modes are described in the paragraphs below.

#### Independent trigger without wave generation

To configure the DAC in this conversion mode, the following sequence is required:

- 1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
- 2. Configure different trigger sources by setting different values in the TSEL1[2:0] and TSEL2[2:0] bits.
- 3. Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD).



When a DAC channel1 trigger arrives, the DHR1 register is transferred into DAC\_DOR1 (three APB1 clock cycles later).

When a DAC channel2 trigger arrives, the DHR2 register is transferred into DAC\_DOR2 (three APB1 clock cycles later).

### Independent trigger with single LFSR generation

To configure the DAC in this conversion mode, the following sequence is required:

- 1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
- 2. Configure different trigger sources by setting different values in the TSEL1[2:0] and TSEL2[2:0] bits.
- 3. Configure the two DAC channel WAVEx[1:0] bits as 01 and the same LFSR mask value in the MAMPx[3:0] bits.
- 4. Load the dual DAC channel data into the desired DHR register (DHR12RD, DHR12LD or DHR8RD).

When a DAC channel1 trigger arrives, the LFSR1 counter, with the same mask, is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). Then the LFSR1 counter is updated.

When a DAC channel2 trigger arrives, the LFSR2 counter, with the same mask, is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). Then the LFSR2 counter is updated.

### Independent trigger with different LFSR generation

To configure the DAC in this conversion mode, the following sequence is required:

- 1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
- 2. Configure different trigger sources by setting different values in the TSEL1[2:0] and TSEL2[2:0] bits.
- 3. Configure the two DAC channel WAVEx[1:0] bits as 01 and set different LFSR masks values in the MAMP1[3:0] and MAMP2[3:0] bits.
- 4. Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD).

When a DAC channel1 trigger arrives, the LFSR1 counter, with the mask configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). Then the LFSR1 counter is updated.

When a DAC channel2 trigger arrives, the LFSR2 counter, with the mask configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). Then the LFSR2 counter is updated.

#### Independent trigger with single triangle generation

To configure the DAC in this conversion mode, the following sequence is required:



- 1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
- 2. Configure different trigger sources by setting different values in the TSEL1[2:0] and TSEL2[2:0] bits.
- 3. Configure the two DAC channel WAVEx[1:0] bits as 1x and the same maximum amplitude value in the MAMPx[3:0] bits.
- 4. Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD).

When a DAC channel1 trigger arrives, the DAC channel1 triangle counter, with the same triangle amplitude, is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). The DAC channel1 triangle counter is then updated.

When a DAC channel2 trigger arrives, the DAC channel2 triangle counter, with the same triangle amplitude, is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). The DAC channel2 triangle counter is then updated.

### Independent trigger with different triangle generation

To configure the DAC in this conversion mode, the following sequence is required:

- 1. Set the two DAC channel trigger enable bits TEN1 and TEN2.
- 2. Configure different trigger sources by setting different values in the TSEL1[2:0] and TSEL2[2:0] bits.
- 3. Configure the two DAC channel WAVEx[1:0] bits as 1x and set different maximum amplitude values in the MAMP1[3:0] and MAMP2[3:0] bits.
- 4. Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD).

When a DAC channel1 trigger arrives, the DAC channel1 triangle counter, with a triangle amplitude configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). The DAC channel1 triangle counter is then updated.

When a DAC channel2 trigger arrives, the DAC channel2 triangle counter, with a triangle amplitude configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). The DAC channel2 triangle counter is then updated.

#### Simultaneous software start

To configure the DAC in this conversion mode, the following sequence is required:

 Load the dual DAC channel data to the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD)

In this configuration, one APB1 clock cycle later, the DHR1 and DHR2 registers are transferred into DAC\_DOR1 and DAC\_DOR2, respectively.



#### Simultaneous trigger without wave generation

To configure the DAC in this conversion mode, the following sequence is required:

- Set the two DAC channel trigger enable bits TEN1 and TEN2
- Configure the same trigger source for both DAC channels by setting the same value in the TSEL1[2:0] and TSEL2[2:0] bits
- Load the dual DAC channel data to the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD)

When a trigger arrives, the DHR1 and DHR2 registers are transferred into DAC\_DOR1 and DAC\_DOR2, respectively (after three APB1 clock cycles).

### Simultaneous trigger with single LFSR generation

To configure the DAC in this conversion mode, the following sequence is required:

- Set the two DAC channel trigger enable bits TEN1 and TEN2
- Configure the same trigger source for both DAC channels by setting the same value in the TSEL1[2:0] and TSEL2[2:0] bits
- Configure the two DAC channel WAVEx[1:0] bits as 01 and the same LFSR mask value in the MAMPx[3:0] bits
- Load the dual DAC channel data to the desired DHR register (DHR12RD, DHR12LD or DHR8RD)

When a trigger arrives, the LFSR1 counter, with the same mask, is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). The LFSR1 counter is then updated. At the same time, the LFSR2 counter, with the same mask, is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). The LFSR2 counter is then updated.

### Simultaneous trigger with different LFSR generation

To configure the DAC in this conversion mode, the following sequence is required:

- Set the two DAC channel trigger enable bits TEN1 and TEN2
- Configure the same trigger source for both DAC channels by setting the same value in the TSEL1[2:0] and TSEL2[2:0] bits
- Configure the two DAC channel WAVEx[1:0] bits as 01 and set different LFSR mask values using the MAMP1[3:0] and MAMP2[3:0] bits
- Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD)

When a trigger arrives, the LFSR1 counter, with the mask configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). The LFSR1 counter is then updated.

At the same time, the LFSR2 counter, with the mask configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). The LFSR2 counter is then updated.



#### Simultaneous trigger with single triangle generation

To configure the DAC in this conversion mode, the following sequence is required:

- Set the two DAC channel trigger enable bits TEN1 and TEN2
- Configure the same trigger source for both DAC channels by setting the same value in the TSEL1[2:0] and TSEL2[2:0] bits
- Configure the two DAC channel WAVEx[1:0] bits as 1x and the same maximum amplitude value using the MAMPx[3:0] bits
- Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD)

When a trigger arrives, the DAC channel1 triangle counter, with the same triangle amplitude, is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB1 clock cycles later). The DAC channel1 triangle counter is then updated.

At the same time, the DAC channel2 triangle counter, with the same triangle amplitude, is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). The DAC channel2 triangle counter is then updated.

#### Simultaneous trigger with different triangle generation

To configure the DAC in this conversion mode, the following sequence is required:

- Set the two DAC channel trigger enable bits TEN1 and TEN2
- Configure the same trigger source for both DAC channels by setting the same value in the TSEL1[2:0] and TSEL2[2:0] bits
- Configure the two DAC channel WAVEx[1:0] bits as 1x and set different maximum amplitude values in the MAMP1[3:0] and MAMP2[3:0] bits
- Load the dual DAC channel data into the desired DHR register (DAC\_DHR12RD, DAC\_DHR12LD or DAC\_DHR8RD)

When a trigger arrives, the DAC channel1 triangle counter, with a triangle amplitude configured by MAMP1[3:0], is added to the DHR1 register and the sum is transferred into DAC\_DOR1 (three APB clock cycles later). Then the DAC channel1 triangle counter is updated.

At the same time, the DAC channel2 triangle counter, with a triangle amplitude configured by MAMP2[3:0], is added to the DHR2 register and the sum is transferred into DAC\_DOR2 (three APB1 clock cycles later). Then the DAC channel2 triangle counter is updated.



# 17.5 DAC low-power modes

Table 78. Effect of low-power modes on DAC

| Mode            | Description                                                                                          |  |
|-----------------|------------------------------------------------------------------------------------------------------|--|
| Sleep           | No effect, DAC used with DMA                                                                         |  |
| Low-power run   | No effect.                                                                                           |  |
| Low-power sleep | No effect. DAC used with DMA.                                                                        |  |
| Stop 0 / Stop 1 | DAC remains active with a static value, if Sample and Hold mode is selected using LSI clock          |  |
| Stop 2          | The DAC registers content is kept. The DAC must be disabled before entering Stop 2.                  |  |
| Standby         | The DAC peripheral is powered down and must be reinitialized after exiting Standby or Shutdown mode. |  |
| Shutdown        |                                                                                                      |  |

# 17.6 DAC interrupts

| Table 79. DAC interru | pts |
|-----------------------|-----|
|-----------------------|-----|

| Interrupt event | Event flag | Enable control bit |
|-----------------|------------|--------------------|
| DMA underrun    | DMAUDRx    | DMAUDRIEx          |



# 17.7 DAC registers

Refer to *Section 1 on page 60* for a list of abbreviations used in register descriptions. The peripheral registers have to be accessed by words (32-bit).

# 17.7.1 DAC control register (DAC\_CR)

Address offset: 0x00

Reset value: 0x0000 0000

| 31   | 30   | 29            | 28         | 27 | 26  | 25      | 24 | 23   | 22     | 21     | 20     | 19     | 18   | 17   | 16  |
|------|------|---------------|------------|----|-----|---------|----|------|--------|--------|--------|--------|------|------|-----|
| Res. | CEN2 | DMAU<br>DRIE2 | DMAE<br>N2 |    | MAM | P2[3:0] |    | WAVE | 2[1:0] | TSEL22 | TSEL21 | TSEL20 | TEN2 | Res. | EN2 |
|      | rw   | rw            | rw         | rw | rw  | rw      | rw | rw   | rw     | rw     | rw     | rw     | rw   |      | rw  |
| 15   | 14   | 13            | 12         | 11 | 10  | 9       | 8  | 7    | 6      | 5      | 4      | 3      | 2    | 1    | 0   |
| Res. | CEN1 | DMAU<br>DRIE1 | DMAE<br>N1 |    | MAM | P1[3:0] |    | WAVE | 1[1:0] | TSEL12 | TSEL11 | TSEL10 | TEN1 | Res. | EN1 |
|      | rw   | rw            | rw         | rw | rw  | rw      | rw | rw   | rw     | rw     | rw     | rw     | rw   |      | rw  |

Bit 31 Reserved, must be kept at reset value.

Bit 30 **CEN2**: DAC Channel 2 calibration enable

This bit is set and cleared by software to enable/disable DAC channel 2 calibration, it can be written only if EN2 bit is set to 0 into DAC\_CR (the calibration mode can be entered/exit only when the DAC channel is disabled) Otherwise, the write operation is ignored.

- 0: DAC channel 2 in Normal operating mode
- 1: DAC channel 2 in calibration mode
- Note: This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.
- Bit 29 DMAUDRIE2: DAC channel2 DMA underrun interrupt enable
  - This bit is set and cleared by software.
  - 0: DAC channel2 DMA underrun interrupt disabled
  - 1: DAC channel2 DMA underrun interrupt enabled
  - Note: This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

#### Bit 28 DMAEN2: DAC channel2 DMA enable

This bit is set and cleared by software.

0: DAC channel2 DMA mode disabled

1: DAC channel2 DMA mode enabled

Note: This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.



Bits 27:24 MAMP2[3:0]: DAC channel2 mask/amplitude selector

These bits are written by software to select mask in wave generation mode or amplitude in triangle generation mode.

- 0000: Unmask bit0 of LFSR/ triangle amplitude equal to 1
- 0001: Unmask bits[1:0] of LFSR/ triangle amplitude equal to 3
- 0010: Unmask bits[2:0] of LFSR/ triangle amplitude equal to 7
- 0011: Unmask bits[3:0] of LFSR/ triangle amplitude equal to 15
- 0100: Unmask bits[4:0] of LFSR/ triangle amplitude equal to 31
- 0101: Unmask bits[5:0] of LFSR/ triangle amplitude equal to 63
- 0110: Unmask bits[6:0] of LFSR/ triangle amplitude equal to 127
- 0111: Unmask bits[7:0] of LFSR/ triangle amplitude equal to 255
- 1000: Unmask bits[8:0] of LFSR/ triangle amplitude equal to 511
- 1001: Unmask bits[9:0] of LFSR/ triangle amplitude equal to 1023
- 1010: Unmask bits[10:0] of LFSR/ triangle amplitude equal to 2047
- ≥ 1011: Unmask bits[11:0] of LFSR/ triangle amplitude equal to 4095
- Note: These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

Bits 23:22 WAVE2[1:0]: DAC channel2 noise/triangle wave generation enable

These bits are set/reset by software.

- 00: wave generation disabled
- 01: Noise wave generation enabled
- 1x: Triangle wave generation enabled
- Note: Only used if bit TEN2 = 1 (DAC channel2 trigger enabled) These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.
- Bits 21:19 TSEL2[2:0]: DAC channel2 trigger selection

These bits select the external event used to trigger DAC channel2 Refer to the trigger selection tables in *Section 17.4.6: DAC trigger selection* for the details on trigger configuration and mapping.

- Note: Only used if bit TEN2 = 1 (DAC channel2 trigger enabled). These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.
- Bit 18 TEN2: DAC channel2 trigger enable

This bit is set and cleared by software to enable/disable DAC channel2 trigger 0: DAC channel2 trigger disabled and data written into the DAC\_DHR2 register are transferred one APB1 clock cycle later to the DAC\_DOR2 register 1: DAC channel2 trigger enabled and data from the DAC\_DHR2 register are transferred

three APB1 clock cycles later to the DAC\_DOR2 register

- *Note:* When software trigger is selected, the transfer from the DAC\_DHR2 register to the DAC\_DOR2 register takes only one APB1 clock cycle. These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.
- Bit 17 Reserved, must be kept at reset value.
- Bit 16 EN2: DAC channel2 enable

This bit is set and cleared by software to enable/disable DAC channel2.

- 0: DAC channel2 disabled
- 1: DAC channel2 enabled
- Note: These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.



- Bit 15 Reserved, must be kept at reset value.
- Bit 14 CEN1: DAC Channel 1 calibration enable

This bit is set and cleared by software to enable/disable DAC channel 1 calibration, it can be written only if bit EN1=0 into DAC\_CR (the calibration mode can be entered/exit only when the DAC channel is disabled) Otherwise, the write operation is ignored.

0: DAC channel 1 in Normal operating mode

1: DAC channel 1 in calibration mode

Bit 13 DMAUDRIE1: DAC channel1 DMA Underrun Interrupt enable

This bit is set and cleared by software.

0: DAC channel1 DMA Underrun Interrupt disabled

1: DAC channel1 DMA Underrun Interrupt enabled

Bit 12 DMAEN1: DAC channel1 DMA enable

This bit is set and cleared by software.

0: DAC channel1 DMA mode disabled

1: DAC channel1 DMA mode enabled

Bits 11:8 MAMP1[3:0]: DAC channel1 mask/amplitude selector

These bits are written by software to select mask in wave generation mode or amplitude in triangle generation mode. 0000: Unmask bit0 of LFSR/ triangle amplitude equal to 1 0001: Unmask bits[1:0] of LFSR/ triangle amplitude equal to 3 0010: Unmask bits[2:0] of LFSR/ triangle amplitude equal to 7

- 0011: Unmask bits[3:0] of LFSR/ triangle amplitude equal to 15

0100: Unmask bits[4:0] of LFSR/ triangle amplitude equal to 31

0101: Unmask bits[5:0] of LFSR/ triangle amplitude equal to 63 0110: Unmask bits[6:0] of LFSR/ triangle amplitude equal to 127

0111: Unmask bits[7:0] of LFSR/ triangle amplitude equal to 255

1000: Unmask bits[8:0] of LFSR/ triangle amplitude equal to 511

1001: Unmask bits[9:0] of LFSR/ triangle amplitude equal to 1023

1010: Unmask bits[10:0] of LFSR/ triangle amplitude equal to 2047

≥ 1011: Unmask bits[11:0] of LFSR/ triangle amplitude equal to 4095

Bits 7:6 **WAVE1[1:0]**: DAC channel1 noise/triangle wave generation enable

These bits are set and cleared by software.

00: wave generation disabled

01: Noise wave generation enabled

1x: Triangle wave generation enabled

Only used if bit TEN1 = 1 (DAC channel1 trigger enabled).

#### Bits 5:3 TSEL1[2:0]: DAC channel1 trigger selection

These bits select the external event used to trigger DAC channel1 Refer to the trigger selection tables in *Section 17.4.6: DAC trigger selection* for the details on trigger configuration and mapping.

Note: Only used if bit TEN1 = 1 (DAC channel1 trigger enabled).



#### Bit 2 TEN1: DAC channel1 trigger enable

This bit is set and cleared by software to enable/disable DAC channel1 trigger. 0: DAC channel1 trigger disabled and data written into the DAC\_DHR1 register are

transferred one APB1 clock cycle later to the DAC\_DOR1 register

1: DAC channel1 trigger enabled and data from the DAC\_DHR1 register are transferred three APB1 clock cycles later to the DAC\_DOR1 register

Note: When software trigger is selected, the transfer from the DAC\_DHR1 register to the DAC\_DOR1 register takes only one APB1 clock cycle.

Bit 1 Reserved, must be kept at reset value.

#### Bit 0 EN1: DAC channel1 enable

This bit is set and cleared by software to enable/disable DAC channel1.

- 0: DAC channel1 disabled
- 1: DAC channel1 enabled

# 17.7.2 DAC software trigger register (DAC\_SWTRGR)

#### Address offset: 0x04

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17      | 16      |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---------|---------|
| Res.    | Res.    |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |         |         |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1       | 0       |
| _    |      | _    |      | Dee  | -    |      |      | _    | _    | _    | _    |      | _    |         |         |
| Res. | SWTRIG2 | SWIRIG1 |

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 SWTRIG2: DAC channel2 software trigger

This bit is set by software to trigger the DAC in software trigger mode.

0: No trigger

1: Trigger

- Note: This bit is cleared by hardware (one APB1 clock cycle later) once the DAC\_DHR2 register value has been loaded into the DAC\_DOR2 register. This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.
- Bit 0 SWTRIG1: DAC channel1 software trigger

This bit is set by software to trigger the DAC in software trigger mode.

- 0: No trigger
- 1: Trigger
- Note: This bit is cleared by hardware (one APB1 clock cycle later) once the DAC\_DHR1 register value has been loaded into the DAC\_DOR1 register.

# 17.7.3 DAC channel1 12-bit right-aligned data holding register (DAC\_DHR12R1)

Address offset: 0x08

Reset value: 0x0000 0000

RM0394 Rev 4



| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22     | 21       | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|--------|----------|------|------|------|------|------|
| Res.   | Res.     | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |        |          |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6      | 5        | 4    | 3    | 2    | 1    | 0    |
| Res. | Res. | Res. | Res. |      |      |      |      |      | DACC1D | HR[11:0] |      |      |      |      |      |
|      |      |      |      |      |      |      |      |      |        |          |      |      |      |      |      |

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 **DACC1DHR[11:0]**: DAC channel1 12-bit right-aligned data These bits are written by software. They specify 12-bit data for DAC channel1.

# 17.7.4 DAC channel1 12-bit left aligned data holding register (DAC\_DHR12L1)

Address offset: 0x0C

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26    | 25        | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|-------|-----------|------|------|------|------|------|------|------|------|------|
| Res. | Res. | Res. | Res. | Res. | Res.  | Res.      | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |       |           |      |      |      |      |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10    | 9         | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|      |      |      |      |      | DACC1 | DHR[11:0] |      | _    | _    | _    |      | Res. | Res. | Res. | Res. |
| rw   | rw   | rw   | rw   | rw   | rw    | rw        | rw   | rw   | rw   | rw   | rw   |      |      |      |      |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:4 **DACC1DHR[11:0]**: DAC channel1 12-bit left-aligned data These bits are written by software. They specify 12-bit data for DAC channel1.

Bits 3:0 Reserved, must be kept at reset value.

# 17.7.5 DAC channel1 8-bit right aligned data holding register (DAC\_DHR8R1)

Address offset: 0x10

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20    | 19       | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|-------|----------|------|------|------|
| Res.  | Res.     | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |      |      |       |          |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4     | 3        | 2    | 1    | 0    |
| Res. |      |      |      | DACC1 | DHR[7:0] |      |      |      |
|      |      |      |      |      |      |      |      | rw   | rw   | rw   | rw    | rw       | rw   | rw   | rw   |

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 DACC1DHR[7:0]: DAC channel1 8-bit right-aligned data

These bits are written by software. They specify 8-bit data for DAC channel1.



RM0394 Rev 4

# 17.7.6 DAC channel2 12-bit right aligned data holding register (DAC\_DHR12R2)

This register is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

Address offset: 0x14

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22     | 21       | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|--------|----------|------|------|------|------|------|
| Res.   | Res.     | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |        |          |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6      | 5        | 4    | 3    | 2    | 1    | 0    |
| Res. | Res. | Res. | Res. |      |      |      |      |      | DACC2D | HR[11:0] |      |      |      |      |      |
|      |      |      |      | rw   | rw   | rw   | rw   | rw   | rw     | rw       | rw   | rw   | rw   | rw   | rw   |

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 **DACC2DHR[11:0]**: DAC channel2 12-bit right-aligned data These bits are written by software. They specify 12-bit data for DAC channel2.

# 17.7.7 DAC channel2 12-bit left aligned data holding register (DAC\_DHR12L2)

This register is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

Address offset: 0x18

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26           | 25             | 24   | 23   | 22   | 21   | 20   | 19        | 18        | 17        | 16        |
|------|------|------|------|------|--------------|----------------|------|------|------|------|------|-----------|-----------|-----------|-----------|
| Res. | Res. | Res. | Res. | Res. | Res.         | Res.           | Res. | Res. | Res. | Res. | Res. | Res.      | Res.      | Res.      | Res.      |
|      |      |      |      |      |              |                |      |      |      |      |      |           |           |           |           |
| 4 -  |      |      |      |      |              |                |      |      |      |      |      |           |           |           |           |
| 15   | 14   | 13   | 12   | 11   | 10           | 9              | 8    | 7    | 6    | 5    | 4    | 3         | 2         | 1         | 0         |
| 15   | 14   | 13   | 12   | 11   | 10<br>DACC2E | 9<br>0HR[11:0] | 8    | 7    | 6    | 5    | 4    | 3<br>Res. | 2<br>Res. | 1<br>Res. | 0<br>Res. |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:4 DACC2DHR[11:0]: DAC channel2 12-bit left-aligned data

These bits are written by software which specify 12-bit data for DAC channel2.

Bits 3:0 Reserved, must be kept at reset value.

## 17.7.8 DAC channel2 8-bit right-aligned data holding register (DAC\_DHR8R2)

This register is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.



#### Address offset: 0x1C

Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25        | 24        | 23   | 22   | 21   | 20          | 19            | 18   | 17   | 16   |
|------------|------------|------------|------------|------------|------------|-----------|-----------|------|------|------|-------------|---------------|------|------|------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.      | Res.      | Res. | Res. | Res. | Res.        | Res.          | Res. | Res. | Res. |
|            |            |            |            |            |            |           |           |      |      |      |             |               |      |      |      |
|            |            |            |            |            |            |           |           |      |      |      |             |               |      |      |      |
| 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         | 7    | 6    | 5    | 4           | 3             | 2    | 1    | 0    |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11<br>Res. | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7    | 6    | 5    | 4<br>DACC2I | 3<br>DHR[7:0] | 2    | 1    | 0    |

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:0 DACC2DHR[7:0]: DAC channel2 8-bit right-aligned data

These bits are written by software which specifies 8-bit data for DAC channel2.

# 17.7.9 Dual DAC 12-bit right-aligned data holding register (DAC\_DHR12RD)

Address offset: 0x20

Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27 | 26 | 25 | 24 | 23 | 22          | 21            | 20 | 19 | 18 | 17 | 16 |
|------------|------------|------------|------------|----|----|----|----|----|-------------|---------------|----|----|----|----|----|
| Res.       | Res.       | Res.       | Res.       |    |    |    |    |    | DACC2D      | HR[11:0]      |    |    |    |    |    |
|            |            |            |            | rw | rw | rw | rw | rw | rw          | rw            | rw | rw | rw | rw | rw |
|            |            |            |            |    |    |    |    |    |             |               |    |    |    |    |    |
| 15         | 14         | 13         | 12         | 11 | 10 | 9  | 8  | 7  | 6           | 5             | 4  | 3  | 2  | 1  | 0  |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11 | 10 | 9  | 8  | 7  | 6<br>DACC1D | 5<br>HR[11:0] | 4  | 3  | 2  | 1  | 0  |

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 DACC2DHR[11:0]: DAC channel2 12-bit right-aligned data

These bits are written by software which specifies 12-bit data for DAC channel2.

Bits 15:12 Reserved, must be kept at reset value.

Bits 11:0 DACC1DHR[11:0]: DAC channel1 12-bit right-aligned data

These bits are written by software which specifies 12-bit data for DAC channel1.

# 17.7.10 Dual DAC 12-bit left aligned data holding register (DAC\_DHR12LD)

#### Address offset: 0x24

#### Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27 | 26           | 25             | 24 | 23 | 22 | 21 | 20 | 19        | 18        | 17        | 16        |
|----|----|----|----|----|--------------|----------------|----|----|----|----|----|-----------|-----------|-----------|-----------|
|    |    |    |    |    | DACC2E       | DHR[11:0]      |    |    |    |    |    | Res.      | Res.      | Res.      | Res.      |
| rw | rw | rw | rw | rw | rw           | rw             | rw | rw | rw | rw | rw |           |           |           |           |
|    |    |    |    |    |              |                |    |    |    |    |    |           |           |           |           |
| 15 | 14 | 13 | 12 | 11 | 10           | 9              | 8  | 7  | 6  | 5  | 4  | 3         | 2         | 1         | 0         |
| 15 | 14 | 13 | 12 | 11 | 10<br>DACC1E | 9<br>DHR[11:0] | 8  | 7  | 6  | 5  | 4  | 3<br>Res. | 2<br>Res. | 1<br>Res. | 0<br>Res. |



RM0394 Rev 4

Bits 31:20 DACC2DHR[11:0]: DAC channel2 12-bit left-aligned data

These bits are written by software which specifies 12-bit data for DAC channel2.

Bits 19:16 Reserved, must be kept at reset value.

Bits 15:4 DACC1DHR[11:0]: DAC channel1 12-bit left-aligned data

These bits are written by software which specifies 12-bit data for DAC channel1.

Bits 3:0 Reserved, must be kept at reset value.

# 17.7.11 Dual DAC 8-bit right aligned data holding register (DAC\_DHR8RD)

Address offset: 0x28

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28    | 27        | 26   | 25   | 24   | 23   | 22   | 21   | 20    | 19       | 18   | 17   | 16   |
|------|------|------|-------|-----------|------|------|------|------|------|------|-------|----------|------|------|------|
| Res. | Res. | Res. | Res.  | Res.      | Res. | Res. | Res. | Res. | Res. | Res. | Res.  | Res.     | Res. | Res. | Res. |
|      |      |      |       |           |      |      |      |      |      |      |       |          |      |      |      |
| 15   | 14   | 13   | 12    | 11        | 10   | 9    | 8    | 7    | 6    | 5    | 4     | 3        | 2    | 1    | 0    |
|      |      |      | DACC2 | 2DHR[7:0] |      |      |      |      |      |      | DACC1 | DHR[7:0] |      |      |      |
| rw   | rw   | rw   | rw    | rw        | rw   | rw   | rw   | rw   | rw   | rw   | rw    | rw       | rw   | rw   | rw   |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:8 DACC2DHR[7:0]: DAC channel2 8-bit right-aligned data

These bits are written by software which specifies 8-bit data for DAC channel2.

Bits 7:0 DACC1DHR[7:0]: DAC channel1 8-bit right-aligned data

These bits are written by software which specifies 8-bit data for DAC channel1.

# 17.7.12 DAC channel1 data output register (DAC\_DOR1)

Address offset: 0x2C

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22          | 21            | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|-------------|---------------|------|------|------|------|------|
| Res.        | Res.          | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |             |               |      |      |      |      |      |
| 15   | 14   | 12   | 10   | 44   | 10   | 0    | 0    | -    | 0           | -             | 4    | 0    | 0    |      | •    |
| 10   | 14   | 15   | 12   | 11   | 10   | 9    | 8    | 1    | 6           | 5             | 4    | 3    | 2    | 1    | 0    |
| Res. | Res. | Res. | Res. | 11   | 10   | 9    | 8    | 1    | 6<br>DACC1D | 5<br>OR[11:0] | 4    | 3    | 2    | 1    | 0    |

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 DACC1DOR[11:0]: DAC channel1 data output

These bits are read-only, they contain data output for DAC channel1.



# 17.7.13 DAC channel2 data output register (DAC\_DOR2)

This register is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

Address offset: 0x30

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22     | 21       | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|--------|----------|------|------|------|------|------|
| Res.   | Res.     | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |        |          |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6      | 5        | 4    | 3    | 2    | 1    | 0    |
| Res. | Res. | Res. | Res. |      |      |      |      |      | DACC2D | OR[11:0] |      |      |      |      |      |
|      |      |      |      | r    | r    | r    | r    | r    | r      | r        | r    | r    | r    | r    | r    |

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:0 **DACC2DOR[11:0]**: DAC channel2 data output These bits are read-only, they contain data output for DAC channel2.

# 17.7.14 DAC status register (DAC\_SR)

Address offset: 0x34

Reset value: 0x0000 0000

| 31    | 30            | 29          | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|---------------|-------------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| BWST2 | CAL_<br>FLAG2 | DMAU<br>DR2 | Res. |
| r     | r             | rc_w1       |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 15    | 14            | 13          | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| BWST1 | CAL_<br>FLAG1 | DMAU<br>DR1 | Res. |
| r     | r             | rc w1       |      |      |      |      |      |      |      |      |      |      |      |      |      |



#### Bit 31 BWST2: DAC Channel 2 busy writing sample time flag

This bit is systematically set just after Sample and Hold mode enable. It is set each time the software writes the register DAC\_SHSR2, It is cleared by hardware when the write operation of DAC\_SHSR2 is complete. (It takes about 3 LSI periods of synchronization). 0:There is no write operation of DAC\_SHSR2 ongoing: DAC\_SHSR2 can be written 1:There is a write operation of DAC\_SHSR2 ongoing: DAC\_SHSR2 cannot be written

Note: This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

#### Bit 30 CAL\_FLAG2: DAC Channel 2 calibration offset status

This bit is set and cleared by hardware

- 0: calibration trimming value is lower than the offset correction value
- 1: calibration trimming value is equal or greater than the offset correction value
- Note: This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

#### Bit 29 DMAUDR2: DAC channel2 DMA underrun flag

This bit is set by hardware and cleared by software (by writing it to 1).

0: No DMA underrun error condition occurred for DAC channel2

1: DMA underrun error condition occurred for DAC channel2 (the currently selected trigger is driving DAC channel2 conversion at a frequency higher than the DMA service capability rate).

Note: This bit is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

- Bit 28 Reserved, must be kept at reset value.
- Bit 27 Reserved, must be kept at reset value.
- Bits 26:16 Reserved, must be kept at reset value.
  - Bit 15 BWST1: DAC Channel 1 busy writing sample time flag

This bit is systematically set just after Sample and Hold mode enable and is set each time the software writes the register DAC\_SHSR1, It is cleared by hardware when the write operation of DAC\_SHSR1 is complete. (It takes about 3 LSI periods of synchronization).

0:There is no write operation of DAC\_SHSR1 ongoing: DAC\_SHSR1 can be written 1:There is a write operation of DAC\_SHSR1 ongoing: DAC\_SHSR1 cannot be written

- Bit 14 CAL\_FLAG1: DAC Channel 1 calibration offset status
  - This bit is set and cleared by hardware
    - 0: calibration trimming value is lower than the offset correction value
    - 1: calibration trimming value is equal or greater than the offset correction value

#### Bit 13 **DMAUDR1**: DAC channel1 DMA underrun flag

This bit is set by hardware and cleared by software (by writing it to 1).

0: No DMA underrun error condition occurred for DAC channel1

1: DMA underrun error condition occurred for DAC channel1 (the currently selected trigger is driving DAC channel1 conversion at a frequency higher than the DMA service capability rate)

- Bit 12 Reserved, must be kept at reset value.
- Bit 11 Reserved, must be kept at reset value.
- Bits 10:0 Reserved, must be kept at reset value.



# 17.7.15 DAC calibration control register (DAC\_CCR)

Address offset: 0x38

Reset value: 0x00XX 00XX

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20 | 19 | 18       | 17 | 16 |
|------|------|------|------|------|------|------|------|------|------|------|----|----|----------|----|----|
| Res. |    | 0  | TRIM2[4: | 0] |    |
|      |      |      |      |      |      |      |      |      |      |      | rw | rw | rw       | rw | rw |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4  | 3  | 2        | 1  | 0  |
| Res. |    | 0  | TRIM1[4: | 0] |    |
|      |      |      |      |      |      |      |      |      |      |      | rw | rw | rw       | rw | rw |

Bits 31:21 Reserved, must be kept at reset value.

#### Bits 20:16 OTRIM2[4:0]: DAC Channel 2 offset trimming value

These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

Bits 15:5 Reserved, must be kept at reset value.

Bits 4:0 **OTRIM1[4:0]**: DAC Channel 1 offset trimming value

# 17.7.16 DAC mode control register (DAC\_MCR)

Address offset: 0x3C

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18                  | 17       | 16 |
|------|------|------|------|------|------|------|------|------|------|------|------|------|---------------------|----------|----|
| Res. | Ν                   | 10DE2[2: | 0] |
|      |      |      |      |      |      |      |      |      |      |      |      |      | rw                  | rw       | rw |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2                   | 1        | 0  |
| Res. | 2 1 0<br>MODE1[2:0] |          | 0] |
|      |      |      |      |      |      |      |      |      |      |      |      |      | rw                  | rw       | rw |

Bits 31:26 Reserved, must be kept at reset value.

Bit 25 Reserved, must be kept at reset value.

Bit 24 Reserved, must be kept at reset value.

Bits 23:19 Reserved, must be kept at reset value.



Bits 18:16 MODE2[2:0]: DAC Channel 2 mode

These bits can be written only when the DAC is disabled and not in the calibration mode (when bit EN2=0 and bit CEN2 =0 in the DAC\_CR register). If EN2=1 or CEN2 =1 the write operation is ignored.

They can be set and cleared by software to select the DAC Channel 2 mode:

- DAC Channel 2 in Normal mode

000: DAC Channel 2 is connected to external pin with Buffer enabled

001: DAC Channel 2 is connected to external pin and to on chip peripherals with buffer enabled

010: DAC Channel 2 is connected to external pin with buffer disabled

011: DAC Channel 2 is connected to on chip peripherals with Buffer disabled

– DAC Channel 2 in Sample and Hold mode

100: DAC Channel 2 is connected to external pin with Buffer enabled 101: DAC Channel 2 is connected to external pin and to on chip peripherals with Buffer enabled

110: DAC Channel 2 is connected to external pin and to on chip peripherals with Buffer disabled

111: DAC Channel 2 is connected to on chip peripherals with Buffer disabled

Note: This register can be modified only when EN2=0.

Refer to Section 17.3: DAC implementation for the availability of DAC channel 2.

- Bits 15:14 Reserved, must be kept at reset value.
- Bits 13:10 Reserved, must be kept at reset value.
  - Bit 9 Reserved, must be kept at reset value.
  - Bit 8 Reserved, must be kept at reset value.
  - Bits 7:3 Reserved, must be kept at reset value.
  - Bits 2:0 MODE1[2:0]: DAC Channel 1 mode

These bits can be written only when the DAC is disabled and not in the calibration mode (when bit EN1=0 and bit CEN1 =0 in the DAC\_CR register). If EN1=1 or CEN1 =1 the write operation is ignored.

They can be set and cleared by software to select the DAC Channel 1 mode:

- DAC Channel 1 in Normal mode
  - 000: DAC Channel 1 is connected to external pin with Buffer enabled

001: DAC Channel 1 is connected to external pin and to on chip peripherals with Buffer enabled

010: DAC Channel 1 is connected to external pin with Buffer disabled

- 011: DAC Channel 1 is connected to on chip peripherals with Buffer disabled
- DAC Channel 1 in sample & hold mode

100: DAC Channel 1 is connected to external pin with Buffer enabled

101: DAC Channel 1 is connected to external pin and to on chip peripherals with Buffer enabled

110: DAC Channel 1 is connected to external pin and to on chip peripherals with Buffer disabled

111: DAC Channel 1 is connected to on chip peripherals with Buffer disabled

Note: This register can be modified only when EN1=0.



# 17.7.17 DAC channel 1 sample and hold sample time register (DAC\_SHSR1)

Address offset: 0x40

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21    | 20       | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|-------|----------|------|------|------|------|
| Res.  | Res.     | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |      |       |          |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5     | 4        | 3    | 2    | 1    | 0    |
| Res. | Res. | Res. | Res. | Res. | Res. |      |      |      |      | TSAMP | LE1[9:0] |      |      |      |      |
|      |      |      |      |      |      | rw   | rw   | rw   | rw   | rw    | rw       | rw   | rw   | rw   | rw   |

Bits 31:10 Reserved, must be kept at reset value.

Bits 9:0 **TSAMPLE1[9:0]:** DAC Channel 1 sample Time (only valid in Sample and Hold mode)

These bits can be written when the DAC channel1 is disabled or also during normal operation. in the latter case, the write can be done only when BWSTx of DAC\_SCR register is low, If BWSTx=1, the write operation is ignored.

Note: It represents the number of LSI clocks to perform a sample phase. Sampling time = (TSAMPLE1[9:0] + 1) x LSI clock period.

# 17.7.18 DAC channel 2 sample and hold sample time register (DAC\_SHSR2)

This register is available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

#### Address offset: 0x44

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21    | 20       | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|-------|----------|------|------|------|------|
| Res.  | Res.     | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |      |      |       |          |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5     | 4        | 3    | 2    | 1    | 0    |
|      |      |      |      |      |      |      |      |      |      |       |          |      |      |      |      |
| Res. | Res. | Res. | Res. | Res. | Res. |      |      |      |      | TSAMP | LE2[9:0] |      |      |      | -    |

Bits 31:10 Reserved, must be kept at reset value.

Bits 9:0 **TSAMPLE2[9:0]:** DAC Channel 2 sample Time (only valid in Sample and Hold mode) These bits can be written when the DAC channel2 is disabled or also during normal operation. in the latter case, the write can be done only when BWSTx of DAC\_SR register is low, if BWSTx=1, the write operation is ignored.

Note: It represents the number of LSI clocks to perform a sample phase. Sampling time = (TSAMPLE1[9:0] + 1) x LSI clock period.



# 17.7.19 DAC sample and hold time register (DAC\_SHHR)

Address offset: 0x48

Reset value: 0x0001 0001

| 31   | 30   | 29   | 28   | 27   | 26   | 25 | 24 | 23 | 22 | 21    | 20      | 19 | 18 | 17 | 16 |
|------|------|------|------|------|------|----|----|----|----|-------|---------|----|----|----|----|
| Res. | Res. | Res. | Res. | Res. | Res. |    |    |    |    | THOLI | D2[9:0] |    |    |    |    |
|      |      |      |      |      |      | rw | rw | rw | rw | rw    | rw      | rw | rw | rw | rw |
| 15   | 14   | 13   | 12   | 11   | 10   | 9  | 8  | 7  | 6  | 5     | 4       | 3  | 2  | 1  | 0  |
| Res. | Res. | Res. | Res. | Res. | Res. |    |    |    |    | THOLI | D1[9:0] |    |    |    |    |
|      |      |      |      |      |      | rw | rw | rw | rw | rw    | rw      | rw | rw | rw | rw |

Bits 31:26 Reserved, must be kept at reset value.

Bits 25:16 **THOLD2[9:0]:** DAC Channel 2 hold time (only valid in Sample and Hold mode).

Hold time= (THOLD[9:0]) x LSI clock period

Note: This register can be modified only when EN2=0. These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.

- Bits 15:10 Reserved, must be kept at reset value.
  - Bits 9:0 **THOLD1[9:0]:** DAC Channel 1 hold Time (only valid in Sample and Hold mode) Hold time= (THOLD[9:0]) x LSI clock period *Note:* This register can be modified only when EN2=0.
- Note: These bits can be written only when the DAC channel is disabled and in Normal operating mode (when bit ENx=0 and bit CEN2x=0 in the DAC\_CR register). If ENx=1 or CENx=1 the write operation is ignored.

# 17.7.20 DAC sample and hold refresh time register (DAC\_SHRR)

Address offset: 0x4C

Reset value: 0x0001 0001

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23 | 22 | 21 | 20     | 19       | 18 | 17 | 16 |
|------|------|------|------|------|------|------|------|----|----|----|--------|----------|----|----|----|
| Res. |    |    |    | TREFRE | SH2[7:0] |    |    |    |
|      |      |      |      |      |      |      |      | rw | rw | rw | rw     | rw       | rw | rw | rw |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7  | 6  | 5  | 4      | 3        | 2  | 1  | 0  |
| Res. |    |    |    | TREFRE | SH1[7:0] |    |    |    |
|      |      |      |      |      |      |      |      | rw | rw | rw | rw     | rw       | rw | rw | rw |



- Bits 31:24 Reserved, must be kept at reset value.
- Bits 23:16 **TREFRESH2[7:0]:** DAC Channel 2 refresh Time (only valid in Sample and Hold mode) Refresh time= (TREFRESH[7:0]) x LSI clock period
  - Note: This register can be modified only when EN2=0. These bits are available only on dual-channel DACs. Refer to Section 17.3: DAC implementation.
- Bits 15:8 Reserved, must be kept at reset value.
- Bits 7:0 **TREFRESH1[7:0]:** DAC Channel 1 refresh Time (only valid in Sample and Hold mode) Refresh time= (TREFRESH[7:0]) x LSI clock period *Note: This register can be modified only when EN2=0.*
- Note: These bits can be written only when the DAC channel is disabled and in Normal operating mode (when bit ENx=0 and bit CEN2x=0 in the DAC\_CR register). If ENx=1 or CENx=1 the write operation is ignored.



# 17.7.21 DAC register map

Table 80 summarizes the DAC registers.

| Offect | Register        | 1     | 0         | 6         | 8      |      | 6    | ы    | 4    | 0            | 2    |        | 0      | 6      |      |      | G    | م     | 4         |           | 0      | -    | 0    |      |       |            |      |        | _      | _      |       |         |         |
|--------|-----------------|-------|-----------|-----------|--------|------|------|------|------|--------------|------|--------|--------|--------|------|------|------|-------|-----------|-----------|--------|------|------|------|-------|------------|------|--------|--------|--------|-------|---------|---------|
| Onset  | name            | 'n    | ĕ         | ñ         | ñ      | 0    | ñ    | ñ    | ñ    | ñ            | 8    | Ń      | 5      | 1      | 1    | -    | 1    | 1     | 1         | ÷         | 1      | ÷    | 7    | ດ    | 8     | ~          | 9    | 2      | 7      | e      | 2     | -       | 0       |
| 0x00   | DAC_CR          | Res.  | CEN2      | DMAUDRIE2 | DMAEN2 | M    | AMF  | P2[3 | :0]  | M/A//F2[2-0] |      | TSEL22 | TSEL21 | TSEL20 | TEN2 | Res. | EN2  | Res.  | CEN1      | DMAUDRIE1 | DMAEN1 | M    | ۹MF  | P1[3 | :0]   | WAVE1[2-0] |      | TSEL12 | TSEL11 | TSEL10 | TEN1  |         | EN1     |
|        | Reset value     |       | 0         | 0         | 0      | 0    | 0    | 0    | 0    | 0            | 0    | 0      | 0      | 0      | 0    |      | 0    |       | 0         | 0         | 0      | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     |         | 0       |
| 0x04   | DAC_<br>SWTRGR  | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res.  | Res.       | Res. | Res.   | Res.   | Res.   | Res.  | SWTRIG2 | SWTRIG1 |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        |      |      |      |       |            |      |        |        |        |       | 0       | 0       |
| 0x08   | DAC_<br>DHR12R1 | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   |      |      |      | C     | DAC        | C1E  | DHR    | [11:(  | 0]     |       |         |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x0C   | DAC_<br>DHR12L1 | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. |       |           | T         | ۵      | DAC  | C1D  | HR   | [11:( | )]         |      |        |        | Res.   | Res.  | Res.    | Res.    |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      | 0     | 0         | 0         | 0      | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      |        |       |         |         |
| 0x10   | DAC_<br>DHR8R1  | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res.  |            | [    | DAC    | C1[    | DHR    | 2[7:0 | ]       |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        |      |      |      |       | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x14   | DAC_<br>DHR12R2 | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   |      |      |      | C     | DAC        | C2E  | HR     | [11:(  | D]     |       |         |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x18   | DAC_<br>DHR12L2 | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. |       |           |           | 0      | DAC  | C2D  | HR   | [11:( | D]         |      |        |        | Res.   | Res.  | Res.    | Res.    |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      | 0     | 0         | 0         | 0      | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      |        |       |         |         |
| 0x1C   | DAC_<br>DHR8R2  | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res.  |            | [    | DAC    | C2[    | DHR    | 8[7:0 | ]       |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        |      |      |      |       | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x20   | DAC_<br>DHR12RD | Res.  | Res.      | Res.      | Res.   |      |      |      | ۵    | DAC          | C2E  | HR     | [11:(  | 0]     | 1    | 1    |      | Res.  | Res.      | Res.      | Res.   |      |      |      | C     | DAC        | C1E  | HR     | [11:(  | )]     | 1     |         |         |
|        | Reset value     |       |           |           |        | 0    | 0    | 0    | 0    | 0            | 0    | 0      | 0      | 0      | 0    | 0    | 0    |       |           |           |        | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x24   | DAC_<br>DHR12LD |       |           |           | 0      | DAC  | C2E  | DHR  | [11: | 0]           |      |        |        | Res.   | Res. | Res. | Res. |       |           |           | 0      | DAC  | C1D  | HR   | [11:( | )]         |      |        | 1      | Res.   | Res.  | Res.    | Res.    |
|        | Reset value     | 0     | 0         | 0         | 0      | 0    | 0    | 0    | 0    | 0            | 0    | 0      | 0      |        |      |      |      | 0     | 0         | 0         | 0      | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      |        |       |         |         |
| 0x28   | DAC_<br>DHR8RD  | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. |       | [         | DAC       | C2[    | OHR  | [7:0 | ]    |       |            | [    | DAC    | C10    | OHR    | 2[7:0 | ]       |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      | 0     | 0         | 0         | 0      | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x2C   | DAC_<br>DOR1    | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   |      |      |      | C     | DAC        | C1E  | OR     | [11:0  | 0]     |       |         |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x30   | DAC_<br>DOR2    | Res.  | Res.      | Res.      | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | Res.  | Res.      | Res.      | Res.   |      |      |      | C     | DAC        | C2E  | OR     | [11:0  | 0]     |       |         |         |
|        | Reset value     |       |           |           |        |      |      |      |      |              |      |        |        |        |      |      |      |       |           |           |        | 0    | 0    | 0    | 0     | 0          | 0    | 0      | 0      | 0      | 0     | 0       | 0       |
| 0x34   | DAC_SR          | BWST2 | CAL_FLAG2 | DMAUDR2   | Res.   | Res. | Res. | Res. | Res. | Res.         | Res. | Res.   | Res.   | Res.   | Res. | Res. | Res. | BWST1 | CAL_FLAG1 | DMAUDR1   | Res.   | Res. | Res. | Res. | Res.  | Res.       | Res. | Res.   | Res.   | Res.   | Res.  | Res.    | Res.    |
|        | Reset value     | 0     | 0         | 0         |        |      |      |      |      |              |      |        |        |        |      |      |      | 0     | 0         | 0         |        |      |      |      |       |            |      |        |        |        |       |         |         |

Table 80. DAC register map and reset values



| Offset | Register<br>name | 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17          | 16      | 15   | 14   | 13   | 12   | 11   | 10   | 6    | 8    | 7    | 9    | 5    | 4    | з    | 2     | ٢          | 0       |
|--------|------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------------|---------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|------------|---------|
| 0x38   | DAC_CCR          | Res. | (    | OTR  | RIM  | 2[4:0       | )]      | Res. |      | OTF  | RIM1  | [4:0       | ]       |
|        | Reset value      |      |      |      |      |      |      |      |      |      |      |      | х    | Х    | Х    | Х           | Х       |      |      |      |      |      |      |      |      |      |      |      | Х    | Х    | х     | х          | Х       |
| 0x3C   | DAC_MCR          | Res. | N    | 10D<br>[2:0 | E2<br>] | Res. | М     | OD<br>[2:0 | Ξ1<br>] |
|        | Reset value      |      |      |      |      |      |      |      |      |      |      |      |      |      | 0    | 0           | 0       |      |      |      |      |      |      |      |      |      |      |      |      |      | 0     | 0          | 0       |
| 0x40   | DAC_<br>SHSR1    | Res.        | Res.    | Res. | Res. | Res. | Res. | Res. | Res. |      |      |      | TS/  | AMP  | LE1  | [9:0 | ]     |            |         |
|        | Reset value      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |             |         |      |      |      |      |      |      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0     | 0          | 0       |
| 0x44   | DAC_<br>SHSR2    | Res.        | Res.    | Res. | Res. | Res. | Res. | Res. | Res. |      | •    |      | TSA  | AMP  | LE2  | [9:0 | ]     |            |         |
|        | Reset value      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |             |         |      |      |      |      |      |      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0     | 0          | 0       |
| 0x48   | DAC_<br>SHHR     | Res. | Res. | Res. | Res. | Res. | Res. |      |      |      | Tŀ   | IOL  | D2[9 | 9:0] |      |             |         | Res. | Res. | Res. | Res. | Res. | Res. |      |      |      | Tŀ   | IOL  | D1[§ | 9:0] |       |            |         |
|        | Reset value      |      |      |      |      |      |      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0           | 1       |      |      |      |      |      |      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0     | 0          | 1       |
| 0x4C   | DAC_<br>SHRR     | Res. |      | ٦    | RE   | FRE  | SH   | 2[7: | 0]          |         | Res. |      | ٦    | ΓRE  | FRE  | SH   | 1[7:( | ]          |         |
|        | Reset value      |      |      |      |      |      |      |      |      | 0    | 0    | 0    | 0    | 0    | 0    | 0           | 1       |      |      |      |      |      |      |      |      | 0    | 0    | 0    | 0    | 0    | 0     | 0          | 1       |

Table 80. DAC register map and reset values (continued)

Refer to Section 2.2.2 on page 67 for the register boundary addresses.



# 18 Voltage reference buffer (VREFBUF)

This section does not apply to STM32L41xxx and STM32L42xxx devices.

# 18.1 Introduction

The STM32L43xxx/44xxx/45xxx/46xxx devices embed a voltage reference buffer which can be used as voltage reference for ADCs, DACs and also as voltage reference for external components through the VREF+ pin. When the VREF+ pin is double-bonded with VDDA pin in a package, the voltage reference buffer is not available and must be kept disabled (refer to datasheet for packages pinout description).

# 18.2 VREFBUF functional description

The internal voltage reference buffer supports two voltages<sup>(a)</sup>, which are configured with VRS bits in the VREFBUF\_CSR register:

- VRS = 0:  $V_{REF OUT1}$  around 2.048 V.
- VRS = 1:  $V_{REF OUT2}$  around 2.5 V.

The internal voltage reference can be configured in four different modes depending on ENVR and HIZ bits configuration. These modes are provided in the table below:

| ENVR | HIZ | VREF buffer configuration                                                                                                                                                        |
|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0   | VREFBUF buffer OFF:<br>– V <sub>REF+</sub> pin pulled-down to V <sub>SSA</sub>                                                                                                   |
| 0    | 1   | External voltage reference mode (default value):<br>– VREFBUF buffer OFF<br>– V <sub>REF+</sub> pin input mode                                                                   |
| 1    | 0   | Internal voltage reference mode:<br>– VREFBUF buffer ON<br>– V <sub>REF+</sub> pin connected to VREFBUF buffer output                                                            |
| 1    | 1   | Hold mode:<br>– VREFBUF buffer OFF<br>– V <sub>REF+</sub> pin floating. The voltage is held with the external capacitor<br>– VRR detection disabled and VRR bit keeps last state |

#### Table 81. VREF buffer modes

After enabling the VREFBUF by setting ENVR bit and clearing HIZ bit in the VREFBUF\_CSR register, the user must wait until VRR bit is set, meaning that the voltage reference output has reached its expected value.



a. The minimum V<sub>DDA</sub> voltage depends on VRS setting, refer to the product datasheet.

# 18.3 VREFBUF registers

## 18.3.1 VREFBUF control and status register (VREFBUF\_CSR)

Address offset: 0x00

Reset value: 0x0000 0002

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Res. |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Res. | VRR  | VRS  | HIZ  | ENVR |
|      |      |      |      |      |      |      |      |      |      |      |      | r    | rw   | rw   | rw   |

Bits 31:4 Reserved, must be kept at reset value.

Bit 3 VRR: Voltage reference buffer ready

0: the voltage reference buffer output is not ready.

- 1: the voltage reference buffer output reached the requested level.
- Bit 2 VRS: Voltage reference scale

This bit selects the value generated by the voltage reference buffer.

- 0: Voltage reference set to V<sub>REF OUT1</sub> (around 2.048 V).
- 1: Voltage reference set to  $V_{REF}$  OUT2 (around 2.5 V).
- Bit 1 HIZ: High impedance mode

This bit controls the analog switch to connect or not the V<sub>REF+</sub> pin.

0: V<sub>REF+</sub> pin is internally connected to the voltage reference buffer output.

1: V<sub>REF+</sub> pin is high impedance.

Refer to *Table 81: VREF buffer modes* for the mode descriptions depending on ENVR bit configuration.

#### Bit 0 ENVR: Voltage reference buffer mode enable

This bit is used to enable the voltage reference buffer mode.

0: Internal voltage reference mode disable (external voltage reference mode).

1: Internal voltage reference mode (reference buffer enable or hold mode) enable.



# 18.3.2 VREFBUF calibration control register (VREFBUF\_CCR)

Address offset: 0x04

Reset value: 0x0000 00XX

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18     | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|------|------|--------|------|------|
| Res.   | Res. | Res. |
|      |      |      |      |      |      |      |      |      |      |      |      |      |        |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2      | 1    | 0    |
| Res. |      |      | TRIN | /[5:0] |      |      |
|      |      |      |      |      |      |      |      |      |      | rw   | rw   | rw   | rw     | rw   | rw   |

Bits 31:6 Reserved, must be kept at reset value.

#### Bits 5:0 TRIM[5:0]: Trimming code

These bits are automatically initialized after reset with the trimming value stored in the Flash memory during the production test. Writing into these bits allows to tune the internal reference buffer voltage.

# 18.3.3 VREFBUF register map

The following table gives the VREFBUF register map and the reset values.

|        |               |      |      |      |      |      |      |      |      |      |      | - 3- |      |      |      | -    |      |      |      |      |      |      |      |      |      |      |      |      |      |     |       |    |      |
|--------|---------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-------|----|------|
| Offset | Register name | 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13   | 12   | 11   | 10   | 6    | 8    | 7    | 9    | 5    | 4    | 8   | 2     | ٢  | 0    |
| 0x00   | VREFBUF_CSR   | Res. | VRR | VRS   | ЫZ | ENVR |
|        | Reset value   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      | 0   | 0     | 1  | 0    |
| 0x04   | VREFBUF_CCR   |      | Res. |      | Т    | RIN | 1[5:0 | )] |      |
|        | Reset value   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      | х    | х    | х   | х     | х  | х    |

Table 82. VREFBUF register map and reset values

Refer to Section 2.2.2 on page 67 for the register boundary addresses.



# **19** Comparator (COMP)

# **19.1** Introduction

The device embeds two ultra-low-power comparators COMP1, and COMP2<sup>(a)</sup>

The comparators can be used for a variety of functions including:

- Wake-up from low-power mode triggered by an analog signal,
- Analog signal conditioning,
- Cycle-by-cycle current control loop when combined with a PWM output from a timer.

# **19.2 COMP main features**

- Each comparator has configurable plus and minus inputs used for flexible voltage selection:
  - Multiplexed I/O pins
  - DAC Channel1 and Channel2
  - Internal reference voltage and three submultiple values (1/4, 1/2, 3/4) provided by scaler (buffered voltage divider)
- Programmable hysteresis
- Programmable speed / consumption
- The outputs can be redirected to an I/O or to timer inputs for triggering:
  - Break events for fast PWM shutdowns
- Comparator outputs with blanking source
- The two comparators can be combined in a window comparator
- Each comparator has interrupt generation capability with wake-up from Sleep and Stop modes (through the EXTI controller)

a. COMP2 is not available on STM32L41xxx and STM32L42xxx devices.



# **19.3 COMP functional description**

# 19.3.1 COMP block diagram

The block diagram of the comparators is shown in *Figure 118: Comparators block diagram*.





1. STM32L45xxx and STM32L46xxx devices feature only DAC\_CH1.

# 19.3.2 COMP pins and internal signals

The I/Os used as comparators inputs must be configured in analog mode in the GPIOs registers.

The comparator output can be connected to the I/Os using the alternate function channel given in "Alternate function mapping" table in the datasheet.

The output can also be internally redirected to a variety of timer input for the following purposes:

- Emergency shut-down of PWM signals, using BKIN and BKIN2 inputs
- Cycle-by-cycle current control, using OCREF\_CLR inputs
- Input capture for timing measures

It is possible to have the comparator output simultaneously redirected internally and externally.

| COMP1_INP | COMP1_INPSEL |
|-----------|--------------|
| PC5       | 00           |
| PB2       | 01           |
| PA1       | 10           |

#### Table 83. COMP1 input plus assignment



| COMP1_INM               | COMP1_INMSEL[2:0] | COMP1_INMESEL[1:0]   |
|-------------------------|-------------------|----------------------|
| 1/4 V <sub>REFINT</sub> | 000               | N. A. <sup>(1)</sup> |
| 1/2 V <sub>REFINT</sub> | 001               | N. A. <sup>(1)</sup> |
| ¾ V <sub>REFINT</sub>   | 010               | N. A. <sup>(1)</sup> |
| V <sub>REFINT</sub>     | 011               | N. A. <sup>(1)</sup> |
| DAC Channel1            | 100               | N. A. <sup>(1)</sup> |
| DAC Channel2            | 101               | N. A. <sup>(1)</sup> |
| PB1                     | 110               | N. A. <sup>(1)</sup> |
| PC4                     | 111               | 00                   |
| PA0                     | 111               | 01                   |
| PA4                     | 111               | 10                   |
| PA5                     | 111               | 11                   |

## Table 84. COMP1 input minus assignment

1. N. A .: not affected.

### Table 85. COMP2 input plus assignment

| COMP2_INP | COMP2_INPSEL |
|-----------|--------------|
| PB4       | 00           |
| PB6       | 01           |
| РАЗ       | 10           |

### Table 86. COMP2 input minus assignment

| COMP2_INM               | COMP2_INMSEL[2:0] | COMP2_INMESEL[1:0]  |
|-------------------------|-------------------|---------------------|
| 1/4 V <sub>REFINT</sub> | 000               | N.A. <sup>(1)</sup> |
| 1/2 V <sub>REFINT</sub> | 001               | N.A. <sup>(1)</sup> |
| ¾ V <sub>REFINT</sub>   | 010               | N.A. <sup>(1)</sup> |
| V <sub>REFINT</sub>     | 011               | N.A. <sup>(1)</sup> |
| DAC Channel1            | 100               | N.A. <sup>(1)</sup> |
| DAC Channel2            | 101               | N.A. <sup>(1)</sup> |
| PB3                     | 110               | N.A. <sup>(1)</sup> |
| PB7                     | 111               | 00                  |
| PA2                     | 111               | 01                  |
| PA4                     | 111               | 10                  |
| PA5                     | 111               | 11                  |

1. N. A .: not affected.



## 19.3.3 COMP reset and clocks

The COMP clock provided by the clock controller is synchronous with the APB2 clock.

There is no clock enable control bit provided in the RCC controller. Reset and clock enable bits are common for COMP and SYSCFG.

*Note: Important:* The polarity selection logic and the output redirection to the port works independently from the APB2 clock. This allows the comparator to work even in Stop mode.

## 19.3.4 Comparator LOCK mechanism

The comparators can be used for safety purposes, such as over-current or thermal protection. For applications having specific functional safety requirements, it is necessary to insure that the comparator programming cannot be altered in case of spurious register access or program counter corruption.

For this purpose, the comparator control and status registers can be write-protected (read-only).

Once the programming is completed, the COMPx LOCK bit can be set to 1. This causes the whole register to become read-only, including the COMPx LOCK bit.

The write protection can only be reset by a MCU reset.

### **19.3.5** Window comparator

The purpose of window comparator is to monitor the analog voltage if it is within specified voltage range defined by lower and upper threshold.

Two embedded comparators can be utilized to create window comparator. The monitored analog voltage is connected to the non-inverting (plus) inputs of comparators connected together and the upper and lower threshold voltages are connected to the inverting (minus) inputs of the comparators. Two non-inverting inputs can be connected internally together by enabling WINMODE bit to save one IO for other purposes.





Figure 119. Window mode

#### 19.3.6 **Hysteresis**

The comparator includes a programmable hysteresis to avoid spurious output transitions in case of noisy signals. The hysteresis can be disabled if it is not needed (for instance when exiting from low-power mode) to be able to force the hysteresis value using external components.



Figure 120. Comparator hysteresis



# **19.3.7** Comparator output blanking function

The purpose of the blanking function is to prevent the current regulation to trip upon short current spikes at the beginning of the PWM period (typically the recovery current in power switches anti parallel diodes). It consists of a selection of a blanking window which is a timer output compare signal. The selection is done by software (refer to the comparator register description for possible blanking signals). Then, the complementary of the blanking signal is ANDed with the comparator output to provide the wanted comparator output. See the example provided in the figure below.





## **19.3.8 COMP** power and speed modes

COMP1 and COMP2 power consumption versus propagation delay can be adjusted to have the optimum trade-off for a given application.

The bits PWRMODE[1:0] in COMPx\_CSR registers can be programmed as follows:

- 00: High speed / full power
- 01 or 10: Medium speed / medium power
- 11: Low speed / ultra-low-power



# 19.4 COMP low-power modes

Table 87. Comparator behavior in the low power modes

| Mode            | Description                                                                                     |
|-----------------|-------------------------------------------------------------------------------------------------|
| Sleep           | No effect on the comparators.<br>Comparator interrupts cause the device to exit the Sleep mode. |
| Low-power run   | No effect.                                                                                      |
| Low-power sleep | No effect. COMP interrupts cause the device to exit the Low-power sleep mode.                   |
| Stop 0          |                                                                                                 |
| Stop 1          | Comparator interrupts cause the device to exit the Stop mode.                                   |
| Stop 2          |                                                                                                 |
| Standby         | The COMP registers are powered down and must be reinitialized after exiting                     |
| Shutdown        | Standby or Shutdown mode.                                                                       |

# **19.5 COMP interrupts**

The comparator outputs are internally connected to the Extended interrupts and events controller. Each comparator has its own EXTI line and can generate either interrupts or events. The same mechanism is used to exit from low-power modes.

Refer to Interrupt and events section for more details.

To enable the COMPx interrupt, it is required to follow this sequence:

- 1. Configure and enable the EXTI line corresponding to the COMPx output event in interrupt mode and select the rising, falling or both edges sensitivity
- 2. Configure and enable the NVIC IRQ channel mapped to the corresponding EXTI lines
- 3. Enable the COMPx

| Interrupt event | Event flag            | Enable control<br>bit | Exit from Sleep<br>mode | Exit from Stop<br>modes | Exit from<br>Standby mode |
|-----------------|-----------------------|-----------------------|-------------------------|-------------------------|---------------------------|
| COMP1 output    | VALUE in<br>COMP1_CSR | through EXTI          | yes                     | yes                     | N/A                       |
| COMP2 output    | VALUE in<br>COMP2_CSR | through EXTI          | yes                     | yes                     | N/A                       |

| Table | 88. | Interrupt | control | bits |
|-------|-----|-----------|---------|------|
| Table | 00. | muchupu   | CONTROL | DIG  |



# **19.6 COMP registers**

## **19.6.1** Comparator 1 control and status register (COMP1\_CSR)

The COMP1\_CSR is the Comparator 1 control/status register. It contains all the bits /flags related to comparator1.

Address offset: 0x00

System reset value: 0x0000 0000

| 31           | 30    | 29   | 28   | 27   | 26   | 25   | 24       | 23         | 22        | 21     | 20 | 19       | 18 | 17   | 16 |
|--------------|-------|------|------|------|------|------|----------|------------|-----------|--------|----|----------|----|------|----|
| LOCK         | VALUE | Res. | Res. | Res. | INM  | ESEL | Res.     | SCAL<br>EN | BRG<br>EN | Res.   | E  | BLANKING | 3  | HY   | ST |
| rs           | r     |      |      |      | r    | w    |          | rw         | rw        |        |    | rw       |    | n    | N  |
| 15           | 14    | 13   | 12   | 11   | 10   | 9    | 8        | 7          | 6         | 5      | 4  | 3        | 2  | 1    | 0  |
| POLA<br>RITY | Res.  | Res. | Res. | Res. | Res. | Res. | IN<br>SE | NP<br>El.  |           | INMSEL |    | PWRMODE  |    | Res. | EN |
| rw           |       |      |      |      |      |      | r        | W          | rw        |        |    | rw       |    |      | rw |

Bit 31 LOCK: COMP1\_CSR register lock bit

This bit is set by software and cleared by a hardware system reset. It locks the whole content of the comparator 1 control register, COMP1\_CSR[31:0]. 0: COMP1\_CSR[31:0] for comparator 1 are read/write

- 1: COMP1 CSR[31:0] for comparator 1 are read-only
- Bit 30 VALUE: Comparator 1 output status bit

This bit is read-only. It reflects the current comparator 1 output taking into account POLARITY bit effect.

- Bits 29:27 Reserved, must be kept at reset value.
- Bits 26:25 INMESEL: comparator 1 input minus extended selection bits.

These bits are set and cleared by software (only if LOCK is not set). They select which extended GPIO input is connected to the input minus of comparator if INMSEL = 111. 00: PC4

- 01: PA0
- 10: PA4
- 11: PA5
- Bit 24 Reserved, must be kept at reset value.
- Bit 23 SCALEN: Voltage scaler enable bit

This bit is set and cleared by software. This bit enable the outputs of the  $V_{\mbox{REFINT}}$  divider available on the minus input of the Comparator 1.

0: Bandgap scaler disable (if SCALEN bit of COMP2\_CSR register is also reset)

1: Bandgap scaler enable



#### Bit 22 BRGEN: Scaler bridge enable

This bit is set and cleared by software (only if LOCK not set). This bit enable the bridge of the scaler.

0: Scaler resistor bridge disable (if BRGEN bit of COMP2\_CSR register is also reset) 1: Scaler resistor bridge enable

If SCALEN is set and BRGEN is reset, BG voltage reference is available but not 1/4 BGAP, 1/2 BGAP, 3/4 BGAP. BGAP value is sent instead of 1/4 BGAP, 1/2 BGAP, 3/4 BGAP. If SCALEN and BRGEN are set, 1/4 BGAP 1/2 BGAP 3/4 BGAP and BGAP voltage references are available.

Bit 21 Reserved, must be kept at reset value

#### Bits 20:18 BLANKING[2:0]: Comparator 1 blanking source selection bits

These bits select which timer output controls the comparator 1 output blanking. 000: No blanking 001: TIM1 OC5 selected as blanking source 010: TIM2 OC3 selected as blanking source

All other values: reserved

#### Bits 17:16 HYST[1:0]: Comparator 1 hysteresis selection bits

These bits are set and cleared by software (only if LOCK not set). They select the Hysteresis voltage of the comparator 1.

- 00: No hysteresis
- 01: Low hysteresis
- 10: Medium hysteresis
- 11: High hysteresis

#### Bit 15 **POLARITY:** Comparator 1 polarity selection bit

This bit is set and cleared by software (only if LOCK not set). It inverts Comparator 1 polarity.

- 0: Comparator 1 output value not inverted
- 1: Comparator 1 output value inverted
- Bits 14:9 Reserved, must be kept at reset value.

#### Bits 8:7 INPSEL: Comparator1 input plus selection bit

This bit is set and cleared by software (only if LOCK not set).

- 00: External I/O PC5
- 01: PB2
- 10: PA1
- 11: Reserved, the bit must be kept at the reset value

#### Bits 6:4 INMSEL: Comparator 1 input minus selection bits

These bits are set and cleared by software (only if LOCK not set). They select which input is connected to the input minus of comparator 1.

- $000 = 1/4 V_{\mathsf{REFINT}}$
- 001 = 1/2 V<sub>REFINT</sub>
- $010 = 3/4 V_{\mathsf{REFINT}}$
- $011 = V_{REFINT}$
- 100 = DAC Channel1
- 101 = DAC Channel2
- 110 = PB1111 : GPIOx selected by INMESEL bits



Bits 3:2 **PWRMODE[1:0]:** Power Mode of the comparator 1

These bits are set and cleared by software (only if LOCK not set). They control the power/speed of the Comparator 1.

- 00: High speed
- 01 or 10: Medium speed
- 11: Ultra low power
- Bit 1 Reserved, must be kept cleared.
- Bit 0 EN: Comparator 1 enable bit
  - This bit is set and cleared by software (only if LOCK not set). It switches on Comparator1.
  - 0: Comparator 1 switched OFF 1: Comparator 1 switched ON

## **19.6.2** Comparator 2 control and status register (COMP2\_CSR)

The COMP2\_CSR is the Comparator 2 control/status register. It contains all the bits /flags related to comparator 2.

Address offset: 0x04

System reset value: 0x0000 0000

| 31           | 30    | 29   | 28   | 27   | 26   | 25          | 24   | 23         | 22 21     |        | 20 | 19      | 18 | 17   | 16 |
|--------------|-------|------|------|------|------|-------------|------|------------|-----------|--------|----|---------|----|------|----|
| LOCK         | VALUE | Res. | Res. | Res. | INME | ESEL        | Res. | SCAL<br>EN | BRG<br>EN | Res.   | E  | BLANKIN | G  | HY   | ST |
| rs           | r     |      |      |      | r    | w           |      | rw         | rw        |        |    | rw      |    | n    | N  |
| 15           | 14    | 13   | 12   | 11   | 10   | 9           | 98   |            | 6         | 5      | 4  | 3       | 2  | 1    | 0  |
| POLA<br>RITY | Res.  | Res. | Res. | Res. | Res. | WIN<br>MODE | INP  | SEL.       |           | INMSEL |    | PWRMODE |    | Res. | EN |
| rw           |       |      |      |      |      | rw          | r    | rw         |           | rw     |    | r       | W  |      | rw |

Bit 31 LOCK: CSR register lock bit

This bit is set by software and cleared by a hardware system reset. It locks the whole content of the comparator 2 control register, COMP2\_CSR[31:0].

- 0: COMP2\_CSR[31:0] for comparator 2 are read/write
- 1: COMP2\_CSR[31:0] for comparator 2 are read-only

Bit 30 VALUE: Comparator 2 output status bit

This bit is read-only. It reflects the current comparator 2 output taking into account POLARITY bit effect.

- Bits 29:27 Reserved, must be kept at reset value
- Bits 26:25 INMESEL: comparator 2 input minus extended selection bits.

These bits are set and cleared by software (only if LOCK is not set). They select which extended GPIO input is connected to the input minus of comparator if INMSEL = 111. 00: PB7

- 01: PA2
- 10: PA4
- 11: PA5
- Bit 24 Reserved, must be kept at reset value



#### Bit 23 SCALEN: Voltage scaler enable bit

This bit is set and cleared by software. This bit enable the outputs of the  $V_{REFINT}$  divider available on the minus input of the Comparator 2.

0: Bandgap scaler disable (if SCALEN bit of COMP1\_CSR register is also reset)

- 1: Bandgap scaler enable
- Bit 22 BRGEN: Scaler bridge enable

This bit is set and cleared by software (only if LOCK not set). This bit enable the bridge of the scaler.

0: Scaler resistor bridge disable (if BRGEN bit of COMP1\_CSR register is also reset) 1: Scaler resistor bridge enable

If SCALEN is set and BRGEN is reset, BG voltage reference is available but not 1/4 BGAP, 1/2 BGAP, 3/4 BGAP. BGAP value is sent instead of 1/4 BGAP, 1/2 BGAP, 3/4 BGAP. If SCALEN and BRGEN are set, 1/4 BGAP 1/2 BGAP 3/4 BGAP and BGAP voltage references are available.

Bit 21 Reserved, must be kept at reset value

Bits 20:18 BLANKING[2:0]: Comparator 2 blanking source selection bits

These bits select which timer output controls the comparator 2 output blanking.

- 000: No blanking
- 001: Reserved
- 010: Reserved
- 100: TIM15 OC1 selected as blanking source
- All other values: reserved

#### Bits 17:16 HYST[1:0]: Comparator 2 hysteresis selection bits

These bits are set and cleared by software (only if LOCK not set). Select the hysteresis voltage of the comparator 2.

- 00: No hysteresis
- 01: Low hysteresis
- 10: Medium hysteresis
- 11: High hysteresis

#### Bit 15 **POLARITY:** Comparator 2 polarity selection bit

This bit is set and cleared by software (only if LOCK not set). It inverts Comparator 2 polarity.

- 0: Comparator 2 output value not inverted
- 1: Comparator 2 output value inverted
- Bits 14:10 Reserved, must be kept at reset value.
  - Bit 9 WINMODE: Windows mode selection bit

This bit is set and cleared by software (only if LOCK not set). This bit selects the window mode of the comparators. If set, both positive inputs of comparators will be connected together.

0: Input plus of Comparator 2 is not connected to Comparator 1

1: Input plus of Comparator 2 is connected with input plus of Comparator 1

#### Bits 8:7 **INPSEL**: Comparator 1 input plus selection bit

This bit is set and cleared by software (only if LOCK not set).

- 00: PB4
- 01: PB6
- 10: PA3

11: Reserved, the bit must be kept at the reset value



Bits 6:4 INMSEL: Comparator 2 input minus selection bits

These bits are set and cleared by software (only if LOCK not set). They select which input is connected to the input minus of comparator 2.

- $000 = 1/4 V_{\mathsf{REFINT}}$
- 001 = 1/2 V<sub>REFINT</sub>
- $010 = 3/4 V_{REFINT}$
- $011 = V_{\mathsf{REFINT}}$
- 100 = DAC Channel1
- 101 = DAC Channel2
- 110 = PB3
- 111: GPIOx selected by INMESEL bits

#### Bits 3:2 PWRMODE[1:0]: Power Mode of the comparator 2

These bits are set and cleared by software (only if LOCK not set). They control the power/speed of the Comparator 2.

- 00: High speed
- 01 or 10: Medium speed
- 11: Ultra low power
- Bit 1 Reserved, must be kept cleared.
- Bit 0 EN: Comparator 2 enable bit
  - This bit is set and cleared by software (only if LOCK not set). It switches oncomparator2.
    - 0: Comparator 2 switched OFF
    - 1: Comparator 2 switched ON



# 19.6.3 COMP register map

The following table summarizes the comparator registers.

| Offset | Register    | 31   | 30    | 29   | 28   | 27   | 26      | 25 | 24   | 23     | 22     | 21   | 20 | 19       | 18 | 17   | 16 | 15        | 14   | 13   | 12   | 11   | 10   | 6       | 8      | 2 | 9 | 5      | 4 | 3       | 2 | 1    | 0  |
|--------|-------------|------|-------|------|------|------|---------|----|------|--------|--------|------|----|----------|----|------|----|-----------|------|------|------|------|------|---------|--------|---|---|--------|---|---------|---|------|----|
| 0x00   | COMP1_CSR   | LOCK | VALUE | Res. | Res. | Res. | INMESEI |    | Res. | SCALEN | BRGEN. | Res. |    | BLANKING |    | HVST |    | POLARITY. | Res. | Res. | Res. | Res. | Res. | Res.    | INPSFI |   |   | INMSEL |   | PWRMODE |   | Res. | EN |
|        | Reset value | 0    | 0     |      |      |      | 0       | 0  |      | 0      | 0      |      | 0  | 0        | 0  | 0    | 0  | 0         |      |      |      |      |      |         | 0      | 0 | 0 | 0      | 0 | 0       | 0 |      | 0  |
| 0x04   | COMP2_CSR   |      | VALUE | Res. | Res. | Res. | INMESEI |    | Res. | SCALEN | BRGEN  | Res. |    | BLANKING |    | HVST |    | POLARITY. | Res. | Res. | Res. | Res. | Res. | WINMODE | INPSFI |   |   | INMSEL |   | PWRMODE |   | Res. | EN |
|        | Reset value | 0    | 0     |      |      |      | 0       | 0  |      | 0      | 0      |      | 0  | 0        | 0  | 0    | 0  | 0         |      |      |      |      |      | 0       | 0      | 0 | 0 | 0      | 0 | 0       | 0 |      | 0  |

| Table 89. COMP register map and reset values | Table 89. | COMP | register | map a | nd reset | values |
|----------------------------------------------|-----------|------|----------|-------|----------|--------|
|----------------------------------------------|-----------|------|----------|-------|----------|--------|

Refer to Section 2.2.2 on page 67 for the register boundary addresses.



# 20 Operational amplifiers (OPAMP)

# 20.1 Introduction

The device embeds an operational amplifier with two inputs and one output. The three I/Os can be connected to the external pins, this enables any type of external interconnections. The operational amplifier can be configured internally as a follower or as an amplifier with a non-inverting gain ranging from 2 to 16.

The positive input can be connected to the internal DAC.

The output can be connected to the internal ADC.

# 20.2 **OPAMP** main features

- Rail-to-rail input and output voltage range
- Low input bias current (down to 1 nA)
- Low input offset voltage (1.5 mV after calibration, 3 mV with factory calibration)
- Low-power mode (current consumption reduced to 30 μA instead of 100 μA)
- Fast wakeup time (10 µs in normal mode, 30 µs in low-power mode)
- Gain bandwidth of 1.6 MHz

# 20.3 **OPAMP** functional description

The OPAMP has several modes.

When the OPAMP is disabled, the output is high impedance.

When enabled, it can be in calibration mode, all input and output of the OPAMP are then disconnected, or in functional mode.

There are two functional modes, the low-power mode or the normal mode. In functional mode the inputs and output of the OPAMP are connected as described in the *Section 20.3.3: Signal routing.* 

### 20.3.1 OPAMP reset and clocks

The operational amplifier clock is necessary for accessing the registers. When the application does not need to have read or write access to those registers, the clock can be switched off using the peripheral clock enable register (see OPAMPEN bit in Section 6.4.18: APB1 peripheral clock enable register 1 (RCC\_APB1ENR1)).

The bit OPAEN enables and disables the OPAMP operation. The OPAMP registers configurations should be changed before enabling the OPAEN bit in order to avoid spurious effects on the output.

When the output of the operational amplifier is no more needed the operational amplifier can be disabled to save power. All the configurations previously set (including the calibration) are maintained while OPAMP is disabled.



## 20.3.2 Initial configuration

The default configuration of the operational amplifier is a functional mode where the three IOs are connected to external pins. In the default mode the operational amplifier uses the factory trimming values. See electrical characteristics section of the datasheet for factory trimming conditions, usually the temperature is 30 °C and the voltage is 3 V. The trimming values can be adjusted, see *Section 20.3.5: Calibration* for changing the trimming values. The default configuration uses the normal mode, which provides the highest performance. Bit OPALPM can be set in order to switch the operational amplifier to low-power mode and reduced performance. Both normal and low-power mode characteristics are defined in the section "electrical characteristics" of the datasheet. Before utilization, the bit OPA\_RANGE of OPAMP\_CSR must be set to 1 if V<sub>DDA</sub> is above 2.4V, or kept at 0 otherwise.

As soon as the OPAEN bit in OPAMP\_CSR register is set, the operational amplifier is functional. The two input pins and the output pin are connected as defined in *Section 20.3.3: Signal routing* and the default connection settings can be changed.

*Note:* The inputs and output pins must be configured in analog mode (default state) in the corresponding GPIOx\_MODER register.

# 20.3.3 Signal routing

The routing for the operational amplifier pins is determined by OPAMP\_CSR register. The connections of the operational amplifier OPAMP1 is described in the table below.

| Signal      | Pin                  | Internal             | comment                                                                             |
|-------------|----------------------|----------------------|-------------------------------------------------------------------------------------|
| OPAMP1_VINM | PA1 or dedicated pin | OPAMP1_OUT<br>or PGA | controlled by bits OPAMODE and VM_SEL.                                              |
| OPAMP1_VINP | PA0                  | DAC1_OUT1            | controlled by bit VP_SEL.                                                           |
| OPAMP1_VOUT | PA3                  | ADC1_IN8             | The pin is connected when the OPAMP is enabled. The ADC input is controlled by ADC. |

Table 90. Operational amplifier possible connections

## 20.3.4 OPAMP modes

The operational amplifier inputs and outputs are all accessible on terminals. The amplifier can be used in multiple configuration environments:

- Standalone mode (external gain setting mode)
- Follower configuration mode
- PGA modes
- Note: The amplifier output pin is directly connected to the output pad to minimize the output impedance. It cannot be used as a general purpose I/O, even if the amplifier is configured as a PGA and only connected to the ADC channel.
- Note: The impedance of the signal must be maintained below a level which avoids the input leakage to create significant artifacts (due to a resistive drop in the source). Please refer to the electrical characteristics section in the datasheet for further details.



### Standalone mode (external gain setting mode)

The procedure to use the OPAMP in standalone mode is presented hereafter.

Starting from the default value of OPAMP\_CSR, and the default state of GPIOx\_MODER, configure bit OPA\_RANGE according the  $V_{DDA}$  voltage. As soon as the OPAEN bit is set, the two input pins and the output pin are connected to the operational amplifier.

This default configuration uses the factory trimming values and operates in normal mode (highest performance). The behavior of the OPAMP can be changed as follows:

- OPALPM can be set to "operational amplifier low-power" mode in order to save power.
- USERTRIM can be set to modify the trimming values for the input offset.



#### Figure 122. Standalone mode: external gain setting mode

#### Follower configuration mode

The procedure to use the OPAMP in follower mode is presented hereafter.

- configure OPAMODE bits as "internal follower"
- configure VP\_SEL bits as "GPIO connected to VINP".
- As soon as the OPAEN bit is set, the signal on pin OPAMP\_VINP is copied to pin OPAMP\_VOUT.
- *Note:* The pin corresponding to OPAMP\_VINM is free for another usage.
- Note: The signal on the operational amplifier output is also seen as an ADC input. As a consequence, the OPAMP configured in follower mode can be used to perform impedance adaptation on input signals before feeding them to the ADC input, assuming the input signal frequency is compatible with the operational amplifier gain bandwidth specification.





Figure 123. Follower configuration



The procedure to use the OPAMP to amplify the amplitude of an input signal is presented hereafter.

- configure OPAMODE bits as "internal PGA enabled",
- configure PGA\_GAIN bits as "internal PGA Gain 2, 4, 8 or 16",
- configure VM\_SEL bits as "inverting not externally connected",
- configure VP\_SEL bits as "GPIO connected to VINP".
  - As soon as the OPAEN bit is set, the signal on pin OPAMP\_VINP is amplified by the selected gain and visible on pin OPAMP\_VOUT.

Note: To avoid saturation, the input voltage should stay below  $V_{DDA}$  divided by the selected gain.

#### Figure 124. PGA mode, internal gain setting (x2/x4/x8/x16), inverting input not used





### Programmable Gain Amplifier mode with external filtering

The procedure to use the OPAMP to amplify the amplitude of an input signal, with an external filtering, is presented hereafter.

- configure OPAMODE bits as "internal PGA enabled",
- configure PGA\_GAIN bits as "internal PGA Gain 2, 4, 8 or 16",
- configure VM\_SEL bits as "GPIO connected to VINM",
- configure VP\_SEL bits as "GPIO connected to VINP".

Any external connection on VINP can be used in parallel with the internal PGA, for example a capacitor can be connected between VOUT and VINM for filtering purpose (see datasheet for the value of resistors used in the PGA resistor network).

# Figure 125. PGA mode, internal gain setting (x2/x4/x8/x16), inverting input used for filtering



1. The gain depends on the cut-off frequency.

## 20.3.5 Calibration

At startup, the trimming values are initialized with the preset 'factory' trimming value.

The operational amplifier offset can be trimmed by the user. Specific registers allow to have different trimming values for normal mode and for low-power mode.

The aim of the calibration is to cancel as much as possible the OPAMP inputs offset voltage. The calibration circuitry allows to reduce the inputs offset voltage to less than +/-1.5 mV within stable voltage and temperature conditions.

For each mode of the operational amplifier, two trimming values need to be trimmed, one for N differential pair and one for P differential pair.

There are two registers for trimming the operational amplifier offset, one for normal mode (OPAMP\_OTR) and one low-power mode (OPAMP\_LPOTR). Each register is composed of five bits for P differential pair trimming and five bits for N differential pair trimming. These are the 'user' values.



RM0394 Rev 4

The user is able to switch from 'factory' values to 'user' trimmed values using the USERTRIM bit in the OPAMP\_CSR register. This bit is reset at startup and so the 'factory' value are applied by default to the OPAMP trimming registers.

User is liable to change the trimming values in calibration or in functional mode.

The offset trimming registers are typically configured after the calibration operation is initialized by setting bit CALON to 1. When CALON = 1 the inputs of the operational amplifier are disconnected from the functional environment.

- Setting CALSEL to 1 initializes the offset calibration for the P differential pair (low voltage reference used).
- Resetting CALSEL to 0 initializes the offset calibration for the N differential pair (high voltage reference used).

When CALON = 1, the bit CALOUT will reflect the influence of the trimming value selected by CALSEL and OPALPM. When the value of CALOUT switches between two consecutive trimming values, this means that those two values are the best trimming values. The CALOUT flag needs up to 1 ms after the trimming value is changed to become steady (see  $t_{OFFTRIM}$ max delay specification in the electrical characteristics section of the datasheet).

Note: The closer the trimming value is to the optimum trimming value, the longer it takes to stabilize (with a maximum stabilization time remaining below 1 ms in any case).

|                                       |       | Con    | trol bits |        | Output           |                |  |  |  |  |
|---------------------------------------|-------|--------|-----------|--------|------------------|----------------|--|--|--|--|
| Mode                                  | OPAEN | OPALPM | CALON     | CALSEL | V <sub>OUT</sub> | CALOUT<br>flag |  |  |  |  |
| Normal operating mode                 | 1     | 0      | 0         | х      | analog           | 0              |  |  |  |  |
| Low-power mode                        | 1     | 1      | 0         | Х      | analog           | 0              |  |  |  |  |
| Power down                            | 0     | Х      | Х         | Х      | Z                | 0              |  |  |  |  |
| Offset cal high for<br>normal mode    | 1     | 0      | 1         | 0      | analog           | х              |  |  |  |  |
| Offset cal low for<br>normal mode     | 1     | 0      | 1         | 1      | analog           | х              |  |  |  |  |
| Offset cal high for<br>low-power mode | 1     | 1      | 1         | 0      | analog           | х              |  |  |  |  |
| Offset cal low for low-power mode     | 1     | 1      | 1         | 1      | analog           | х              |  |  |  |  |

Table 91. Operating modes and calibration



#### **Calibration procedure**

Here are the steps to perform full operational amplifier calibration:

- 1. Select correct OPA\_RANGE in OPAMP\_CSR, then set the OPAEN bit in OPAMP\_CSR to 1 to enable the operational amplifier.
- 2. Set the USERTRIM bit in the OPAMP\_CSR register to 1.
- 3. Choose a calibration mode (refer to *Table 91: Operating modes and calibration*). The steps 3 to 4 will have to be repeated 4 times. For the first iteration select
  - Normal mode, offset cal high (N differential pair)

The above calibration mode correspond to OPALPM=0 and CALSEL=0 in the OPAMP\_CSR register.

4. Increment TRIMOFFSETN[4:0] in OPAMP\_OTR starting from 00000b until CALOUT changes to 1 in OPAMP\_CSR.

Note: CALOUT will switch from 0 to 1 for offset cal high and from 1 to 0 for offset cal low.

Note: Between the write to the OPAMP\_OTR register and the read of the CALOUT value, make sure to wait for the t<sub>OFFTRIM</sub>max delay specified in the electrical characteristics section of the datasheet, to get the correct CALOUT value.

The commutation means that the offset is correctly compensated and that the corresponding trim code must be saved in the OPAMP\_OTR register.

Repeat steps 3 to 4 for:

- Normal\_mode and offset cal low
- Low power mode and offset cal high
- Low power mode and offset cal low

If a mode is not used it is not necessary to perform the corresponding calibration.

Note: During the whole calibration phase the external connection of the operational amplifier output must not pull up or down currents higher than 500  $\mu$ A.

During the calibration procedure, it is necessary to set up OPAMODE bits as 00 or 01 (PGA disable) or 11 (internal follower).

# 20.4 OPAMP low-power modes

#### Table 92. Effect of low-power modes on the OPAMP

| Mode            | Description                                                                          |
|-----------------|--------------------------------------------------------------------------------------|
| Sleep           | No effect.                                                                           |
| Low-power run   | No effect.                                                                           |
| Low-power sleep | No effect.                                                                           |
| Stop 0 / Stop 1 | No effect, OPAMP registers content is kept.                                          |
| Stop 2          | OPAMP registers content is kept. OPAMP must be disabled before entering Stop 2 mode. |
| Standby         | The OPAMP registers are powered down and must be re-initialized after                |
| Shutdown        | exiting Standby or Shutdown mode.                                                    |



# 20.5 **OPAMP** registers

### 20.5.1 OPAMP1 control/status register (OPAMP1\_CSR)

#### Address offset: 0x00

Reset value: 0x0000 0000

| 31            | 30           | 29         | 28    | 27   | 26         | 25   | 24     | 23   | 22   | 21   | 20    | 19   | 18   | 17         | 16    |
|---------------|--------------|------------|-------|------|------------|------|--------|------|------|------|-------|------|------|------------|-------|
| OPA_<br>RANGE | Res.         | Res.       | Res.  | Res. | Res.       | Res. | Res.   | Res. | Res. | Res. | Res.  | Res. | Res. | Res.       | Res.  |
| rw            |              |            |       |      |            |      |        |      |      |      |       |      |      |            |       |
| 15            | 14           | 13         | 12    | 11   | 10         | 9    | 8      | 7    | 6    | 5    | 4     | 3    | 2    | 1          | 0     |
| CAL<br>OUT    | USER<br>TRIM | CAL<br>SEL | CALON | Res. | VP_<br>SEL | VM_  | VM_SEL |      | Res. | PGA_ | _GAIN | OPAN | NODE | opa<br>Lpm | OPAEN |
| r             | rw           | rw         | rw    |      | rw         | rw   | rw rw  |      |      | rw   | rw    | rw   | w    | rw         | rw    |

Bit 31 **OPA\_RANGE:** Operational amplifier power supply range for stability All AOP must be in power down to allow AOP-RANGE bit write. It applies to all AOP embedded in the product.

- 0: Low range (VDDA < 2.4V)
- 1: High range (VDDA > 2.4V)
- Bits 30:16 Reserved, must be kept at reset value.
  - Bit 15 **CALOUT:** Operational amplifier calibration output During calibration mode offset is trimmed when this signal toggle.
  - Bit 14 **USERTRIM:** allows to switch from 'factory' AOP offset trimmed values to AOP offset 'user' trimmed values
    - This bit is active for both mode normal and low-power.
      - 0: 'factory' trim code used
      - 1: 'user' trim code used
  - Bit 13 CALSEL: Calibration selection
    - 0: NMOS calibration (200mV applied on OPAMP inputs)
    - 1: PMOS calibration (VDDA-200mV applied on OPAMP inputs)
  - Bit 12 CALON: Calibration mode enabled
    - 0: Normal mode
    - 1: Calibration mode (all switches opened by HW)
  - Bit 11 Reserved, must be kept at reset value.

#### Bit 10 VP\_SEL: Non inverted input selection

- 0: GPIO connected to VINP
- 1: DAC connected to VINP
- Bits 9:8 VM\_SEL: Inverting input selection

These bits are used only when OPAMODE = 00, 01 or 10.

- 00: GPIO connected to VINM (valid also in PGA mode for filtering)
- 01: Reserved
- 1x: Inverting input not externally connected. These configurations are valid only when OPAMODE = 10 (PGA mode)
- Bits 7:6 Reserved, must be kept at reset value.



- Bits 5:4 PGA\_GAIN: Operational amplifier Programmable amplifier gain value
  - 00: internal PGA Gain 2
  - 01: internal PGA Gain 4
  - 10: internal PGA Gain 8
  - 11: internal PGA Gain 16

#### Bits 3:2 **OPAMODE:** Operational amplifier PGA mode

- 00: internal PGA disable
- 01: internal PGA disable
- 10: internal PGA enable, gain programmed in PGA\_GAIN
- 11: internal follower

#### Bit 1 **OPALPM:** Operational amplifier Low Power Mode

- The operational amplifier must be disable to change this configuration.
  - 0: operational amplifier in normal mode
  - 1: operational amplifier in low-power mode

#### Bit 0 **OPAEN:** Operational amplifier Enable

- 0: operational amplifier disabled
- 1: operational amplifier enabled

## 20.5.2 OPAMP1 offset trimming register in normal mode (OPAMP1\_OTR)

Address offset: 0x04

Reset value: 0x0000 XXXX (factory trimmed values)

| 31         | 30         | 29         | 28   | 27       | 26            | 25       | 24   | 23        | 22        | 21        | 20   | 19      | 18           | 17       | 16   |
|------------|------------|------------|------|----------|---------------|----------|------|-----------|-----------|-----------|------|---------|--------------|----------|------|
| Res.       | Res.       | Res.       | Res. | Res.     | Res.          | Res.     | Res. | Res.      | Res.      | Res.      | Res. | Res.    | Res.         | Res.     | Res. |
|            |            |            |      |          |               |          |      |           |           |           |      |         |              |          |      |
|            |            |            |      |          |               |          |      |           |           |           |      |         |              |          |      |
| 15         | 14         | 13         | 12   | 11       | 10            | 9        | 8    | 7         | 6         | 5         | 4    | 3       | 2            | 1        | 0    |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12   | 11<br>TR | 10<br>IMOFFSE | 9<br>ETP | 8    | 7<br>Res. | 6<br>Res. | 5<br>Res. | 4    | 3<br>TR | 2<br>IMOFFSE | 1<br>ETN | 0    |

Bits 31:13 Reserved, must be kept at reset value.

Bits 12:8 TRIMOFFSETP[4:0]: Trim for PMOS differential pairs

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 TRIMOFFSETN[4:0]: Trim for NMOS differential pairs

# 20.5.3 OPAMP1 offset trimming register in low-power mode (OPAMP1\_LPOTR)

Address offset: 0x08

Reset value: 0x0000 XXXX (factory trimmed values)



| 31   | 30   | 29   | 28   | 27   | 26      | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18           | 17   | 16   |
|------|------|------|------|------|---------|------|------|------|------|------|------|------|--------------|------|------|
| Res. | Res. | Res. | Res. | Res. | Res.    | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res.         | Res. | Res. |
|      |      |      |      |      |         |      |      |      |      |      |      |      |              |      |      |
| 15   | 14   | 13   | 12   | 11   | 10      | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2            | 1    | 0    |
|      |      |      |      |      |         |      |      | -    | •    | -    | •    | -    | _            | •    | •    |
| Res. | Res. | Res. |      | TRI  | /LPOFFS | SETP | -    | Res. | Res. | Res. |      | TRIN | -<br>ILPOFFS | ETN  | Ū    |

Bits 31:13 Reserved, must be kept at reset value.

Bits 12:8 TRIMLPOFFSETP[4:0]: Low-power mode trim for PMOS differential pairs

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 TRIMLPOFFSETN[4:0]: Low-power mode trim for NMOS differential pairs

## 20.5.4 OPAMP register map

|        |                  |           |      |      |      |      |      |      |      |      |      |      | ·    |      |      |      |      |        |          |        |       |           |             |            |    |      |      |      |   |           |              |            |       |
|--------|------------------|-----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------|----------|--------|-------|-----------|-------------|------------|----|------|------|------|---|-----------|--------------|------------|-------|
| Offset | Register         | 31        | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   | 15     | 14       | 13     | 12    | 11        | 10          | 6          | 8  | 7    | 6    | 5    | 4 | 3         | 2            | 1          | 0     |
| 0x00   | OPAMP1_CSR       | OPA_RANGE | Res. | CALOUT | USERTRIM | CALSEL | CALON | Res.      | VP_SEL      | VM SEI     |    | Res. | Res. |      |   | OPAMODE   |              | OPALPM     | OPAEN |
|        | Reset value      | 0         |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      | 0      | 0        | 0      | 0     |           | 0           | 0          | 0  |      |      | 0    | 0 | 0         | 0            | 0          | 0     |
| 0x04   | OPAMP1_OTR       | Res.      | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res.   | Res.     | Res.   | 0     | ٦<br>FFS  | RIN         | /I<br>P[4: | 0] | Res. | Res. | Res. | 0 | T<br>FFS  | RIN          | ∕I<br>N[4: | 0]    |
|        | Reset value      |           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |          |        |       |           | (1)         |            |    |      |      |      |   |           | (1)          |            |       |
| 0x08   | OPAMP1_<br>LPOTR | Res.      | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res.   | Res.     | Res.   | 0     | TF<br>FFS | RIMI<br>SET | _P<br>P[4: | 0] | Res. | Res. | Res. | 0 | TF<br>FFS | RIMI<br>SETI | _P<br>\[4: | 0]    |
|        | Reset value      |           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |          |        |       |           | (1)         |            |    |      |      |      |   |           | (1)          |            |       |

#### Table 93. OPAMP register map and reset values

1. Factory trimmed values.

Refer to Section 2.2.2: Memory map and register boundary addresses for the register boundary addresses.

